Vishay Siliconix RoHS HALOGEN FREE # 4.5 V to 60 V Input, 2 A, 4 A, 6 A, 10 A Synchronous Buck Regulators #### **DESCRIPTION** The SiC46x is a family of wide input voltage high efficiency synchronous buck regulators with integrated high side and low side power MOSFETs. Its power stage is capable of supplying high continuous current at up to 2 MHz switching frequency. This regulator produces an adjustable output voltage down to 0.8 V from 4.5 V to 60 V input rail to accommodate a variety of applications, including computing, consumer electronics, telecom, and industrial. SiC46x's architecture delivers ultrafast transient response with minimum output capacitance and tight ripple regulation at very light load. The device enables loop stability regardless of the type of output capacitor used, including low ESR ceramic output capacitors. The device also incorporates a power saving scheme that significantly increases light load efficiency. The regulator integrates a full protection feature set, including over current protection (OCP), output overvoltage protection (OVP), short circuit protection (SCP), output undervoltage protection (UVP) and thermal shutdown (OTP). It also has UVLO for input rail and a user programmable soft start. The SiC46x family is available in 2 A, 4 A, 6 A, 10 A pin compatible 5 mm by 5 mm lead (Pb)-free power enhanced MLP55-27L package. #### TYPICAL APPLICATION CIRCUIT Fig. 1 - Typical Application Circuit for SiC46x #### **FEATURES** - Versatile - Single supply operation from 4.5 V to 60 V input voltage - Adjustable output voltage down to 0.8 V - Scalable solution 2 A (SiC464), 4 A (SiC463), 6 A (SiC462), 10 A (SiC461) - Output voltage tracking and sequencing with pre-bias start up - ± 1 % output voltage accuracy at -40 °C to +125 °C - Highly efficient - 98 % peak efficiency - 4 μA supply current at shutdown - 235 μA operating current not switching - Highly configurable - Adjustable switching frequency from 100 kHz to 2 MHz - Adjustable soft start and adjustable current limit - 3 modes of operation, forced continuous conduction, power save or ultrasonic - Robust and reliable - Output over voltage protection - Output under voltage / short circuit protection with auto retry - Power good flag and over temperature protection - Supported by Vishay PowerCAD online design simulation - Design support tools - PowerCAD online design simulation (vishay.transim.com) - External component calculator (<u>www.vishay.com/doc?75760</u>) - Schematic, design, BOM, and gerber file: (www.vishav.com/doc?75763) - Material categorization: for definitions of compliance please see <a href="https://www.vishav.com/doc?99912"><u>www.vishav.com/doc?99912</u></a> #### **APPLICATIONS** - Industrial and automation - Home automation - Industrial and server computing - Networking, telecom, and base station power supplies - Wall transformer regulation - Robotics - High end hobby electronics: remote control cars, planes, and drones - Battery management systems - Power tools - · Vending, ATM, and slot machines Fig. 2 - SiC462 Efficiency vs. Output Current Vishay Siliconix #### **PIN CONFIGURATION** Fig. 3 - SiC46x Pin Configuration | PIN DESCRIPTION | | | | | | | |-------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PIN NUMBER | SYMBOL | DESCRIPTION | | | | | | 1 | V <sub>CIN</sub> | Supply voltage for internal regulators $V_{DD}$ and $V_{DRV}$ . This pin should be tied to $V_{IN}$ , but can also be connected to a lower supply voltage (> 5 V) to reduce losses in the internal linear regulators | | | | | | 2 | P <sub>GOOD</sub> | Open-drain power good indicator - high impedance indicates power is good. An external pull-up resistor is required | | | | | | 3 | EN | Enable pin | | | | | | 4 | BOOT | High side driver bootstrap voltage | | | | | | 5, 6 | PHASE | Return path of high side gate driver | | | | | | 7, 8, 29 | V <sub>IN</sub> | Power stage input voltage. Drain of high side MOSFET | | | | | | 9, 10, 11, 17, 30 | $P_{GND}$ | Power ground | | | | | | 12, 13, 14 | SW | Power stage switch node | | | | | | 15 | GL | Low side MOSFET gate signal | | | | | | 16 | V <sub>DRV</sub> | Supply voltage for internal gate driver. When using the internal LDO as a bias power supply, $V_{DRV}$ i the LDO output. Connect a 4.7 $\mu$ F decoupling capacitor to $P_{GND}$ | | | | | | 18 | ULTRASONIC | Float to disable ultrasonic mode, connect to V <sub>DD</sub> to enable. Depending on the operation mode set by the mode pin, power save mode or forced continuous mode will be enabled when the ultrasonic mode is disabled | | | | | | 19 | SS | Set the soft start ramp by connecting a capacitor to A <sub>GND</sub> . An internal current source will charge the capacitor | | | | | | 20 | V <sub>SNS</sub> | Power inductor signal feedback pin for system stability compensation | | | | | | 21 | COMP | Output of the internal error amplifier. The feedback loop compensation network is connected from this pin to the V <sub>FB</sub> pin | | | | | | 22 | V <sub>FB</sub> | Feedback input for switching regulator used to program the output voltage - connect to an external resistor divider from V <sub>OUT</sub> to A <sub>GND</sub> | | | | | | 23, 28 | A <sub>GND</sub> | Analog ground | | | | | | 24 | f <sub>SW</sub> | Set the on-time by connecting a resistor to A <sub>GND</sub> | | | | | | 25 | I <sub>LIMIT</sub> | Set the current limit by connecting a resistor to A <sub>GND</sub> | | | | | | 26 | $V_{DD}$ | Bias supply for the IC. V <sub>DD</sub> is an LDO output, connect a 1 μF decoupling capacitor to A <sub>GND</sub> | | | | | | 27 | Mode | Set various operation modes by connecting a resistor to A <sub>GND</sub> . See specification table for details | | | | | Vishay Siliconix | ORDERING INFORMATION | | | |----------------------|---------------------|--------------| | PART NUMBER | PACKAGE | MARKING CODE | | SiC461ED-T1-GE3 | PowerPAK® MLP55-27L | SiC461 | | SiC461EVB | Reference | e board | | SiC462ED-T1-GE3 | PowerPAK® MLP55-27L | SiC462 | | SiC462EVB | Reference | e board | | SiC463ED-T1-GE3 | PowerPAK® MLP55-27L | SiC463 | | SiC463EVB | Reference | e board | | SiC464ED-T1-GE3 | PowerPAK® MLP55-27L | SiC464 | | SiC464EVB | Reference | e board | #### **PART MARKING INFORMATION** P/N BLL FYWW = pin 1 indicator P/N = part number code Siliconix logo ESD symbol F = assembly factory code Y = year code VW = week code LL = lot code | <b>ABSOLUTE MAXIMUM RATINGS</b> (T | A = 25 °C, unless otherwise noted) | | | | |---------------------------------------------|------------------------------------|-----------------------------------------------|------|--| | ELECTRICAL PARAMETER | CONDITIONS | LIMITS | UNIT | | | EN, V <sub>CIN</sub> , V <sub>IN</sub> | Reference to P <sub>GND</sub> | -0.3 to +66 | | | | SW / PHASE | Reference to P <sub>GND</sub> | -0.3 to +66 | | | | V <sub>DRV</sub> | Reference to P <sub>GND</sub> | -0.3 to +6 | | | | V <sub>DD</sub> | Reference to A <sub>GND</sub> | -0.3 to +6 | V | | | SW / PHASE (AC) | 100 ns | -10 to +72 | v | | | BOOT | | -0.3 to V <sub>PHASE</sub> + V <sub>DRV</sub> | | | | A <sub>GND</sub> to P <sub>GND</sub> | | -0.3 to +0.3 | | | | All other pins | Reference to A <sub>GND</sub> | -0.3 to V <sub>DD</sub> + 0.3 | | | | Temperature | | | | | | Junction temperature | T <sub>J</sub> | -40 to +150 | °C | | | Storage temperature | T <sub>STG</sub> | -65 to +150 | | | | Power Dissipation | | | | | | Thermal resistance from junction to ambient | | 12 | °C/W | | | Thermal resistance from junction to case | | 2 | C/VV | | | ESD Protection | · | | | | | Electrostatic discharge protection | Human body model, JESD22-A114 | 2000 | V | | | Electrostatic discharge protection | Charged device model, JESD22-A101 | 500 | v | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating/conditions for extended periods may affect device reliability. Vishay Siliconix | <b>RECOMMENDED OPERATING CONDITIONS</b> (all voltages referenced to GND = 0 V) | | | | | |--------------------------------------------------------------------------------|------|-------------|------------------------|------| | PARAMETER | MIN. | TYP. | MAX. | UNIT | | Input voltage (V <sub>IN</sub> ) | 4.5 | - | 60 | | | Control input voltage (V <sub>CIN</sub> ) <sup>(1)</sup> | 4.5 | - | 60 | | | Enable (EN) | 0 | - | 60 | V | | Bias supply (V <sub>DD</sub> ) | 4.75 | 5 | 5.25 | V | | Drive supply voltage (V <sub>DRV</sub> ) | 4.75 | 5.3 | 5.55 | | | Output voltage (V <sub>OUT</sub> ) | 0.8 | - | 0.92 x V <sub>IN</sub> | | | Temperature | | | | | | Recommended ambient temperature | | -40 to +105 | | °C | | Operating junction temperature | | -40 to +125 | | O | #### Note $<sup>^{(1)}</sup>$ For input voltages below 5 V, provide a separate supply to $V_{CIN}$ of at least 5 V to prevent the internal $V_{DD}$ rail UVLO from triggering | PARAMETER | SYMBOL | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------|---------|------|------|--------| | Power Supplies | | | • | , | | | | V aupply | V | $V_{IN} = V_{CIN} = 6 \text{ V to } 60 \text{ V},$<br>$V_{EN} = 5 \text{ V}, \text{ not switching}$ | 4.75 | 5 | 5.25 | V | | V <sub>DD</sub> supply | V <sub>DD</sub> | $V_{IN} = V_{CIN} = 5 \text{ V},$<br>$V_{EN} = 5 \text{ V}, \text{ not switching}$ | 4.7 | 5 | - | V | | V <sub>DD</sub> dropout | V <sub>DD_DROPOUT</sub> | $V_{IN} = V_{CIN} = 5 \text{ V}, I_{VDD} = 1 \text{ mA}$ | - | 70 | - | mV | | V <sub>DD</sub> UVLO threshold, rising | $V_{DD\_UVLO}$ | | 4 | 4.25 | 4.5 | V | | V <sub>DD</sub> UVLO hysteresis | V <sub>DD_UVLO_HYST</sub> | | - | 225 | - | mV | | Maximum V <sub>DD</sub> current | I <sub>DD</sub> | V <sub>IN</sub> = V <sub>CIN</sub> = 6 V to 60 V | 3 | - | _ | mA | | V amah | V | $V_{IN} = V_{CIN} = 6 \text{ V to } 60 \text{ V},$<br>$V_{EN} = 5 \text{ V}, \text{ not switching}$ | 5.1 5.3 | | 5.55 | V | | V <sub>DRV</sub> supply | V <sub>DRV</sub> | $V_{IN} = V_{CIN} = 5 \text{ V},$<br>$V_{EN} = 5 \text{ V}, \text{ not switching}$ | 4.8 | 5 | 5.2 | \ \ \ | | V <sub>DRV</sub> dropout | V <sub>DRV_DROPOUT</sub> | V <sub>IN</sub> = V <sub>CIN</sub> = 5 V, I <sub>VDD</sub> = 10 mA | - | 160 | - | mV | | Maximum V <sub>DRV</sub> current | I <sub>DRV</sub> | V <sub>IN</sub> = V <sub>CIN</sub> = 6 V to 60 V | 50 | - | - | mA | | V <sub>DRV</sub> UVLO threshold, rising | V <sub>DRV_UVLO</sub> | RV UVLO | | 4.25 | 4.5 | V | | V <sub>DRV</sub> UVLO hysteresis | V <sub>DRV_UVLO_HYST</sub> | | | 275 | - | mV | | Input current | IV <sub>CIN</sub> | Non-switching, V <sub>FB</sub> > 0.8 V | - | 235 | 325 | | | Shutdown current | IV <sub>CIN_SHDN</sub> | V <sub>EN</sub> = 0 V | - 4 | | 8 | μA | | Controller and Timing | | | | | | | | Foodbook voltage | V | T <sub>J</sub> = 25 °C | 796 | 800 | 804 | A / | | Feedback voltage | V <sub>FB</sub> | $T_J = -40 ^{\circ}\text{C to} + 125 ^{\circ}\text{C} ^{(1)}$ | 792 | 800 | 808 | m/V | | V <sub>FB</sub> input bias current | I <sub>FB</sub> | | - | 2 | _ | nA | | Transconductance | g <sub>m</sub> | | - | 0.3 | - | mS | | COMP source current | I <sub>COMP_SOURCE</sub> | | 15 | 20 | - | | | COMP sink current | I <sub>COMP_SINK</sub> | | 15 | 20 | _ | μA | | Minimum on-time | t <sub>ON_MIN</sub> . | | - | 90 | 110 | ns | | t <sub>ON</sub> accuracy | t <sub>ON_ACCURACY</sub> | | -10 | - | 10 | % | | On-time range | t <sub>ON_RANGE</sub> | | 110 | - | 8000 | ns | | | | Ultrasonic mode enabled | 20 | - | 2000 | 1.1.1= | | Frequency range | f <sub>sw</sub> | Ultrasonic mode disabled | - | - | 2000 | kHz | | Minimum off-time | t <sub>OFF_MIN</sub> . | | 190 | 250 | 310 | ns | | Soft start current | I <sub>SS</sub> | | 3 | 5 | 7 | μΑ | | Soft start voltage | V <sub>SS</sub> | When V <sub>OUT</sub> reaches regulation | - | 1.5 | - | V | Vishay Siliconix | PARAMETER | SYMBOL | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Power MOSFETs | | | | | L | | | High side on resistance | R <sub>ON_HS</sub> | SiC461 (10 A), | - | 14 | - | | | Low side on resistance | R <sub>ON_LS</sub> | V <sub>DRV</sub> = 5.3 V, T <sub>A</sub> = 25 °C | - | 6.5 | - | | | High side on resistance | R <sub>ON_HS</sub> | SiC462 (6 A), | - | 25 | - | | | Low side on resistance | R <sub>ON_LS</sub> | $V_{DRV} = 5.3 \text{ V}, T_A = 25 \text{ °C}$ | - | 11 | - | | | High side on resistance | R <sub>ON_HS</sub> | SiC463 (4 A), | - | 35 | - | mΩ | | Low side on resistance | R <sub>ON_LS</sub> | $V_{DRV} = 5.3 \text{ V}, T_A = 25 \text{ °C}$ | - | 25 | - | | | High side on resistance | R <sub>ON_HS</sub> | SiC464 (2 A), | - | 40 | - | | | Low side on resistance | R <sub>ON_LS</sub> | $V_{DRV} = 5.3 \text{ V}, T_A = 25 \text{ °C}$ | - | 30 | - | | | Fault Protections | | | | • | | | | | | SiC461 (10 A),<br>$R_{ILIM} = 60 \text{ k}\Omega$ , $T_J = -10 ^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ | 10.4 | 13 | 15.6 | | | Valley current limit | lass | SiC462 (6 A),<br>R <sub>ILIM</sub> = 60 kΩ, T <sub>J</sub> = -10 °C to +125 °C | 6.4 | 8 | 9.6 | A | | valley current little | I <sub>OCP</sub> | SiC463 (4 A), $R_{ILIM} = 40 \text{ k}\Omega$ , $T_{J} = -10 ^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ | 4.8 | 6 | 7.2 | | | | | SiC464 (2 A), $R_{ILIM} = 60 \text{ k}\Omega$ , $T_J = -10 ^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ | 3.2 | 4 | 4.8 | | | Output OVP threshold | OVP | V <sub>FB</sub> with respect to 0.8 V reference | - | 20 | - | % | | Output UVP threshold | UVP | VFB with respect to 0.6 v reference | - | -80 | - | 70 | | Over temperature protection | OTP <sub>R</sub> | Rising temperature | - | 150 | - | °C | | Over temperature protection | OTP <sub>HYST</sub> | Hysteresis | - | 35 | - | | | Power Good | | | | | | | | Power good output threshold | V <sub>FB_RISING_VTH_OV</sub> | V <sub>FB</sub> rising above 0.8 V reference | - | 20 | - | % | | Tower good output timeshold | V <sub>FB_FALLING_VTH_UV</sub> | V <sub>FB</sub> falling below 0.8 V reference | - | -10 | - | 70 | | Power good hysteresis | P <sub>GOOD_HYST</sub> | | - | 50 | - | mV | | Power good on resistance | R <sub>ON_PGOOD</sub> | | - | 7.5 | 15 | Ω | | Power good delay time | t <sub>DLY_PGOOD</sub> | | 15 | 25 | 35 | μs | | EN / MODE / Ultrasonic Threshold | | | | | | | | EN logic high level | $V_{EN\_H}$ | | 1.4 | - | - | V | | EN logic low level | $V_{EN\_L}$ | | - | - | 0.4 | V | | EN pull down resistance | R <sub>EN</sub> | | - | 5 | - | ΜΩ | | Ultrasonic mode high Level | U <sub>HIGH</sub> | | 2 | - | - | V | | Ultrasonic mode low level | $U_LOW$ | | - | - | 0.8 | V | | Mode pull up current | I <sub>MODE</sub> | | 3.75 | 5 | 6.25 | μΑ | | Mode 1 | | Power save mode enabled, V <sub>DD</sub> , V <sub>DRV</sub> Pre-reg on | 0 | 2 | 100 | | | Mode 2 | | Power save mode disabled, V <sub>DD</sub> , V <sub>DRV</sub><br>Pre-reg on | 298 | 301 | 304 | kΩ | | Mode 3 | | Power save mode disabled, $V_{DRV}$ Pre-reg off, $V_{DD}$ Pre-reg on, provide external $V_{DRV}$ | 494 | 499 | 504 | 1/22 | | Mode 4 | | Power save mode enabled, V <sub>DRV</sub> Pre-reg off, V <sub>DD</sub> Pre-reg on, provide external V <sub>DRV</sub> | 900 | 1000 | 1100 | | #### Note (1) Guaranteed by design Vishay Siliconix #### **FUNCTIONAL BLOCK DIAGRAM** Fig. 4 - SiC46x Functional Block Diagram #### **OPERATIONAL DESCRIPTION** #### **Device Overview** SiC46x is a high efficiency synchronous buck regulator family capable of delivering up to 10 A continuous current. The device has programmable switching frequency of 100 kHz to 2 MHz. The control scheme is based on voltage mode constant on time. It delivers fast transient response and minimizes external components. It also enables loop stability regardless of the type of output capacitor used, including low ESR ceramic capacitors. This device also incorporates a power saving feature by enabling diode emulation mode and frequency fold back as the load decreases. SiC46x has a full set of protection and monitoring features: - Over current protection in pulse-by-pulse mode - Output overvoltage protection - Output undervoltage protection with device latch - Over temperature protection with hysteresis - Dedicated enable pin for easy power sequencing - Power good open drain output - This device is available in MLP55-27L package to deliver high power density and minimize PCB area #### Power Stage SiC46x integrates a high performance power stage with a n-channel high side MOSFET and a n-channel low side MOSFET optimized to achieve up to 98 % efficiency. The power input voltage (V<sub>IN</sub>) can go up to 60 V and down as low as 4.5 V for power conversion. #### **Control Scheme** SiC46x employs a voltage - mode COT control mechanism in conjunction with adaptive zero current detection which allows for power saving in discontinuous conduction mode (DCM). The switching frequency, $f_{SW}$ , is set by an external resistor to $A_{GND},\ R_{fsw}.$ The SiC46x operates between 200 kHz to 2 MHz depending on $V_{IN}$ and $V_{OUT}$ conditions. $$R_{fsw} = \frac{V_{OUT}}{f_{sw} \times 190 \times 10^{-12}}$$ Note, that there is no $V_{IN}$ dependency on $f_{SW}$ as the ON-time adjusts as $V_{IN}$ is varied as long as $V_{IN}$ and $V_{CIN}$ are connected to the same supply. If $V_{CIN}$ uses a different supply from $V_{IN}$ , then the formula is: (see separate formula) In this case, the on time (and hence, switching frequency) will vary with $V_{IN}$ . During steady-state operation, $V_{COMP}$ is generated from the feedback voltage and internal 0.8 V reference inputs to the error amplifier. An externally generated ramp signal and $V_{COMP}$ are fed into a comparator. Once $V_{RAMP}$ crosses $V_{COMP}$ , a single shot ON-time pulse is generated for a fixed time, programmed by the external $R_{fsw}$ . Vishay Siliconix During the ON-time pulse, the high side MOSFET will be turned ON. Once the ON-time pulse expires, the high side MOSFET is turned off and the low side MOSFET will be turned ON after a break-before-make period. The low side MOSFET will be on for duration of OFF-time pulse until $V_{RAMP}$ crosses $V_{COMP}$ . The cycle is then repeated. Fig. 6 illustrates the basic block diagram for voltage mode constant on time architecture with external ripple injection while Fig. 5 illustrates the basic operational principle. Fig. 5 - SiC46x Operational Principle The need for ripple injection in this architecture is explained further below. First, let us understand the basic principles of this control architecture: - The reference of a basic voltage mode COT regulator is replaced with a high gain error amplifier loop. This loop ensures the DC component of the output voltage follows the internal accurate reference voltage provides excellent regulation - A second voltage feedback path via the V<sub>SNS</sub> with a ripple injection scheme ensures rapid correction of the transient perturbation - This establishes two voltage loops, one is the steady state voltage feedback path (via the FB pin) and the other is the feed forward path (via the V<sub>SNS</sub> pin). This gives the user the best of both worlds; the fast transient response of a COT regulator, and the stable (jitter free), excellent line and load regulation performance of a PWM controller #### **Choosing the Ripple Injection Component Values** For stability purposes the SiC46x requires adequate ripple injection amplitude. Adequate ripple amplitude is required for two main reasons: - 1. To reduce jitter due to noise coupled into the system - 2. To provide stable operation Sub harmonic oscillation can occur with constant on time ripple control if below condition is not met $$R_{ESR} \times C_{OUT} > \frac{t_{ON}}{2}$$ Therefore, when the converter design uses an all ceramic output capacitor or other low ESR output capacitors, instability can occur. In order to avoid this, a ripple injection network is used to increase the equivalent $R_{\rm ESR}$ in order to satisfy the above condition. The ripple injection amplitude must be large enough to avoid instability or noise sensitivity but not too large that it degrades transient performance. To ensure stable operation under CCM, DCM and ultrasonic mode, minimum ripple amplitude of 100 mV is recommended for the SiC46x family of regulators. A maximum ripple of 900 mV is recommended so as not to degrade transient response. Fig. 6 - SiC46x Control Block Diagram Ripple amplitude is a function of frequency, $V_{\text{IN}}$ , and $V_{\text{OUT}}$ . The formula for $V_{\text{RIPPLE}}$ amplitude is: Equation 1 $$V_{RIPPLE} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{(V_{IN} \times f_{sw} \times C_{x} \times R_{x})}$$ where f<sub>sw</sub> is the switching frequency. From the above equation for $V_{RIPPLE}$ it is clear that the ripple amplitude is a function of $V_{IN}$ , $V_{OUT}$ , and switching frequency and should be adjusted whenever $V_{IN}$ , $V_{OUT}$ , or switching frequency is changed. For a given buck regulator design, $V_{OUT}$ , and switching frequency is typically fixed, while the converter may be expected to work for a wide $V_{IN}$ range. The ripple injection amplitude will increase as $V_{IN}$ is increased and increase the power dissipated by $R_x$ . In order to limit the power dissipated in $R_x$ the value of $R_x$ should be chosen such that maximum power dissipated is under < 25 mW to safely allow the use of a 0603 resistor even at high ambient temperatures and maximum input voltage condition. In order to optimize the ripple voltage over a desired $V_{\text{IN}}$ range use the following procedure to calculate $R_x$ , $C_x$ , and $C_y$ . 1. First calculate $R_{x}$ using equation 2 below. This equation calculates a value of $R_{x}$ that limits power dissipation in $R_{x}$ Equation 2 $$V_{RIPPLE} = \frac{V_{INMAX.} \times V_{OUT} \times (1-D)}{R_{x\_PD\_MAX.}}$$ where $R_{x\_PD\_MAX}.$ = 0.025 W is the maximum allowed dissipation in $R_x$ at maximum $V_{IN}$ 2. Determine the $C_{x\_min}$ value based on equation (3) while using the maximum $V_{IN}$ and maximum allowed ripple of 900 mV. Equation 3 $$C_{x\_MAX.} = \frac{R_{x\_PD\_MAX.}}{V_{IN} \times f_{sw} \times V_{RIPPLE}}$$ where $R_{x\_PD\_MAX}$ . = 0.025 W, $V_{RIPPLE}$ = 900 mV 3. Use the $V_{RIPPLE}$ equation 1, and calculate the $V_{RIPPLE\_MIN.}$ at minimum $V_{IN}$ based on the $R_x$ and the minimum $C_x$ value calculated above Vishay Siliconix 4. If the V<sub>RIPPLE MIN.</sub> is less than 200 mV, set C<sub>x</sub> to C<sub>x</sub>\_MIN., otherwise set C<sub>x</sub> to (C<sub>x MIN.</sub> x V<sub>RIPPLE MIN.</sub>/200 mV) This procedure allows for a maximum range of operation for the converter. In order to simplify the procedure for calculating ripple injection components along with compensation components, a calculator is provided (visit <a href="www.vishay.com/doc?75760">www.vishay.com/doc?75760</a>). #### **Error Amplifier Compensation Value Selection** R<sub>COMP</sub> and C<sub>COMP</sub> in the Fig. 6 are the components used to compensate the control loop. For optimal transient response, the crossover frequency should be: - Set typically at 1/10<sup>th</sup> to 1/5<sup>th</sup> of the converter switching frequency (Vishay's component calculator tool uses 1/10<sup>th</sup> the converter switching frequency) - Be above the LC filter resonance frequency which is 1/2 $\pi\sqrt{LC}$ The procedure to select the R<sub>COMP</sub> and C<sub>COMP</sub> such that the above conditions are met is as follows: 1. Plot the magnitude and phase of the control to output transfer function using equation 4 below. Control to output transfer function (equation 4). $$H(s) \ = \ A \times \frac{1 + sR_{c}C_{o} \times (1 + sR_{x}C_{x}) \times (1 + sR_{y}C_{y})}{\left(1 + \frac{sL}{R_{o}} + s^{2}LC_{o}\right) \times (1 + sR_{x}C_{x}) \times (1 + sR_{y}C_{y}) + AR_{y}C_{y}s \times \left[1 + s \times \left(R_{x}C_{x} + \frac{L}{R_{o}}\right) + s^{2} \times (R_{x}R_{c}C_{x}C_{o} + LC_{o})\right]}$$ Where A = $(2V_{IN} \times R_x \times C_x \times f)/V_{OUT}$ , R<sub>x</sub>, C<sub>x</sub>, C<sub>y</sub> are components for ripple injection as shown in Fig. 6 and R<sub>y</sub> is the internal impedance of the $V_{SNS}$ pin and is = 65 k $\Omega$ . Co - output capacitance R<sub>c</sub> - output capacitor ESR - 2. From the plot of the control to output transfer function, determine the gain and phase at the crossover frequency - 3. Calculate the R<sub>COMP</sub> using the equation $$R_{COMP} = \frac{1}{G_{H} \times gm \times r_{FB}}$$ where $G_H$ is the gain of the transfer function at cross over frequency, "gm" is the transconductance of the error amplifier (300 $\mu$ s) and $r_{FB}$ is the ratio of the feedback divider 4. Select C<sub>COMP</sub>based on the placement of the zero such that phase margin is sufficient at the cross over frequency. A phase margin of over 60° is sufficient for converter stability. A good starting point is to place the compensation zero at 1/5<sup>th</sup> of the LC pole $$C_{COMP} = \frac{5\sqrt{LC}}{R_{COMP}}$$ Once the component values are calculated, it is now possible to calculate the total loop gain. The total loop gain is the product of the control to output transfer function and the error amplifier transfer function. The transfer function of the error amplifier is given by equation 5 below. $$G(s) = gmR_o \times \frac{(1 + sR_{COMP}C_{COMP})}{(1 + s \times (R_{COMP}C_{COMP} + R_oC_{COMP}))}$$ Where $R_0 = 40 \text{ M}\Omega$ is the output resistance of the transconductance amplifier. Total loop gain = H(s)G(s) As this procedure could be complicated an automated calculator (visit <a href="www.vishay.com/doc?75760">www.vishay.com/doc?75760</a>) is provided to assist the user to determine ripple injection components as well as error amplifier compensation components using user selected operating conditions. #### Power-Save Mode, Mode Pin, and Ultrasonic Pin Operation To improve efficiency at light-loads, SiC46x provides a set of innovative implementations to eliminate LS re-circulating current and switching losses. The internal zero crossing detector (ZCD) monitors SW node voltage to determine when inductor current starts to flow negatively. In power saving mode, as soon as inductor valley current crosses zero, the device first deploys diode emulation mode by turning off the LS FET. If load further decreases, switching frequency is reduced proportional to the load condition to save switching losses while keeping output ripple within tolerance. If the ultrasonic pin is tied to $V_{DD}$ , the minimum switching frequency in the discontinuous mode is 25 kHz to avoid switching frequencies in the audible range. If this feature is not required this ultrasonic mode can be disabled by floating the ultrasonic pin. When the ultrasonic mode is disabled, the regulator will either operate in forced continuous mode or in a power save mode where there is no limit to the lower frequency limit. In this state, at zero load switching frequency can go as low as hundreds of Hz. Vishay Siliconix To improve the converter efficiency, the user can choose to disable the internal $V_{DRV}$ regulator by picking either mode 3 or mode 4 and connecting a 5 V supply to the $V_{DRV}$ pin. This reduces power dissipation in the SiC46x by eliminating the $V_{DRV}$ linear regulator losses. The mode pin supports several modes of operation as shown in table 1. An internal current source is used to set the voltage on this pin using an external resistor: | TABLE | TABLE 1 - OPERATION MODES | | | | | | |-------|---------------------------|--------------------|----------------------------------------|--|--|--| | MODE | RANGE (kΩ) | POWER SAVE<br>MODE | INTERNAL V <sub>DRV</sub><br>REGULATOR | | | | | 1 | 0 to 100 | Enabled | ON | | | | | 2 | 298 to 304 | Disabled | ON | | | | | 3 | 494 to 504 | Disabled | OFF <sup>(1)</sup> | | | | | 4 | 900 to 1100 | Enabled | OFF <sup>(1)</sup> | | | | #### Note (1) Connect a 5 V (± 5 %) supply to the V<sub>DRV</sub> pin The mode pin is not latched to any state and can be changed on the fly. #### **OUTPUT MONITORING AND PROTECTION FEATURES** #### **Output Over-Current Protection (OCP)** SiC46x has cycle by cycle current limiting. The inductor valley current is monitored during LS FET turn-on period through $R_{DS(on)}$ sensing. After a pre-defined blanking time, the valley current is compared with an internal threshold. If monitored current is higher than threshold, HS turn-on pulse is skipped and LS FET is kept on until the valley current returns below OCP limit. In a short circuit or a severe over-current condition, output undervoltage protection (UVP) will result in both the HS and LS FET turning off. See output undervoltage protection (UVP) section for more details. OCP is enabled immediately after $V_{DD}$ passes UVLO level. OCP is set by an external resistor $R_{LIM}$ to $A_{GND}$ . (See table 2) Fig. 7 - Over-Current Protection Illustration #### **Output Undervoltage Protection (UVP)** UVP is implemented by monitoring output through $V_{FB}$ pin. If the voltage level at $V_{FB}$ goes below 0.16 V ( $V_{OUT}$ is 20 % of $V_{OUT}$ set point) for more than 25 $\mu$ s a UVP event is recognized and both HS and LS MOSFETs are turned off. After a time-out period equal to 20 soft start cycles, the IC attempts to re-start by going through a soft start cycle. If the fault condition still exists, the above cycle will be repeated. UVP is only active after the completion of soft-start sequence. #### **Output Over Voltage Protection (OVP)** For OVP implementation, output is monitored through FB pin. After soft start, if the voltage level at FB is above 0.96 V (typ.) ( $V_{OUT}$ is 120 % of $V_{OUT}$ set point), OVP is triggered with both the HS and LS MOSFETs turned off. Normal operation is resumed once FB voltage drops back to 0.96 V. OVP is active immediately after $V_{DD}$ passes UVLO level. #### **Over Temperature Protection (OTP)** SiC46x has internal thermal monitor block that turns off both HS and LS FETs when junction temperature is above 150 °C (typ). A hysteresis of 35 °C is implemented, so when junction temperature drops below 115 °C, the device restarts by initiating soft-start sequence again. #### Sequencing of Input / Output Supplies SiC46x has no sequencing requirements on any of its input / output ( $V_{IN}$ , $V_{DRV}$ , $V_{DD}$ , $V_{CIN}$ , EN) supplies or enables. #### **Enable** The SiC46x has an enable pin to turn the part on and off. Driving this pin high enables the device, while grounding it turns it off. The SiC46x enable has a weak pull down to prevent unwanted turn on due to a floating GPIO. There are no sequencing requirements with respect to other input / output supplies. #### Soft-Start During soft start time period, inrush current is limited and the output voltage is ramped gradually. The following control scheme is implemented: Once the $V_{DD}$ voltage reaches the UVLO trip point, an internal "Soft start Reference" (SR) begins to ramp up. The SR ramp rate is determined by the external soft start capacitor. There is an internal 5 $\mu$ A current source tied to the soft start pin which charges the external soft start cap. The internal SR signal is being used as a reference voltage to the loop error amplifier (see functional block diagram). The control scheme guarantees that the output voltage during the soft start interval will ramp up coincidently with the SR signal. voltage. The speed of the internal soft start ramp can SiC46x soft-start time is adjustable by selecting a capacitor value from the following equation. SS time = $$\frac{C_{ext} \times 0.8 \text{ V}}{5 \text{ uA}}$$ During soft-start period, OCP is activated. Short circuit protection is not active until soft-start is complete. Vishay Siliconix #### Pre-Bias Start-Up In case of pre-bias startup, if the sensed voltage on FB is higher than the internal soft-start ramp value, control logic prevents HS and LS FET from switching to avoid negative output voltage spike and excessive current sinking through LS FET. Fig. 8 - Pre-Bias Start-Up Fig. 9 - P<sub>GOOD</sub> Window and Timing Diagram #### **Power Good** SiC46x's power good is an open-drain output. Pull $P_{GOOD}$ pin high up to 5 V through a 10K resistor to use this signal. Power good window is shown in the diagram above. If voltage level on FB pin is out of this window, PG signal is de-asserted by pulling down to GND. To prevent false triggering during transient events, $P_{GOOD}$ has a 25 $\mu$ s #### **EXAMPLE SCHEMATIC OF SiC462** Fig. 10 - SiC462 Configured for 6 V to 60 V Input, 5 V Output at 6 A, 500 kHz Operation with Ultrasonic Power Save Mode Enabled all Ceramic Output Capacitance Design Vishay Siliconix #### **EXTERNAL COMPONENT SELECTION FOR THE SiC46x** This section explains external component selection for the SiC46x family of regulators. Component reference designators in any equation refer to the schematic shown in Fig. 10. An excel based calculator is available on the website to make external component calculation simple. The user simply needs to enter required operating conditions. #### **Output Voltage Adjustment** If a different output voltage is needed, simply change the value of V<sub>OUT</sub> and solve for R<sub>FB\_H</sub> based on the following formula: $$R_{\_FB\_H} = \frac{R_{\_FB\_L}(V_{OUT} - V_{FB})}{V_{FB}}$$ Where $V_{FB}$ is 0.8 V for the SiC46x. $R_{\_FB\_L}$ ( $R_{13}$ ) should be a maximum of 10 k $\Omega$ to prevent $V_{OUT}$ from drifting at no load. #### **Switching Frequency Selection** The following equation illustrates the relationship between on-time, $V_{\text{IN}}$ , $V_{\text{OUT}}$ , and $R_{\text{fsw}}$ value: $$R_{fsw} = \frac{V_{OUT}}{f_{sw} \times 190 \times 10^{-12}}$$ #### **Inductor Selection** The choice of inductor is specific to each application and quickly determined with the following equations: $$t_{ON} = \frac{V_{OUT}}{V_{IN \text{ max.}} x f_{sw}}$$ and $$L = \frac{(V_{IN} - V_{OUT}) \times t_{ON}}{I_{OUT MAX} \times K}$$ Where K is a percentage of maximum output current ripple required. The designer can quickly make a choice of inductor if the ripple percentage is decided, usually no more than 30 % however higher or lower percentages of I<sub>OUT</sub> can be acceptable depending on application. This device allows choices larger than 30 %. Other than the inductance the DCR and saturation current parameters are key values. The DCR causes an I<sup>2</sup>R loss which will decrease the system efficiency and generate heat. The saturation current has to be higher than the maximum output current plus ½ of the ripple current. In an over current condition the inductor current may be very high. All this needs to be considered when selecting the inductor. #### **Output Capacitor Selection** The SiC46x is stable with any type of output capacitors by choosing the appropriate ripple injection components. This allows the user to choose the output capacitance based on the best trade off of board space, cost and application requirements. The output capacitance will be determined by the ripple voltage requirement. Voltage mode COT topology can work with very small values of capacitor ESR. The following equations are used to calculate the size needed to meet a transient load response: $$I_{LPK} = I_{max.} + 0.5 \times I_{RIPPLE_{max.}}$$ and $$C_{OUT\_min.} = I_{LPK} \times \frac{L \times \frac{I_{LPK}^2}{V_{OUT}} - \frac{I_{max}^2 \times dt}{dI_{LOAD}}}{2 \times (V_{PK} - V_{OUT})}$$ Where $I_{LPK}$ is the peak inductor current, $I_{MAX}$ is the maximum output current, $dI_{LOAD}$ is the current step in $\mu s$ and $V_{PK}$ is the peak voltage, the output voltage summed with the specified over and under shoot. In case high ESR electrolytic capacitors are used, it is good practice to also include low ESR ceramic capacitors in parallel with the high ESR bulk capacitance to improve output ripple and transient response. A good starting point is to use a 10 $\mu$ F output capacitor. Care must be taken to account for voltage derating of the capacitance when choosing an all ceramic output capacitance. #### **Enable Pin Voltage** The EN pin has an internal pull down resistor and only requires an enable voltage. This needs to be greater than 1.4 V. An input voltage or a resistor connected across $V_{IN}$ and EN can be used. The internal pull down resistance is $5~\mathrm{M}\Omega$ . #### **Current Limit Resistor** The current limit is set by placing a resistor between $I_{LIM}$ and $A_{GND}$ . The values can be found using the following equation: | TABLE 2 - I <sub>LIMIT</sub> RESISTOR CALCULATION | | | | | |---------------------------------------------------|-----------------------------------------------|--|--|--| | PART NUMBER | EQUATION | | | | | SiC461 | R <sub>LIM</sub> = 780K/I <sub>OUT</sub> max. | | | | | SiC462 | R <sub>LIM</sub> = 480K/I <sub>OUT</sub> max. | | | | | SiC463, SiC464 | $R_{LIM} = 240 K/I_{OUT} max.$ | | | | #### Input Capacitance In order to determine the minimum capacitance the input voltage ripple needs to be specified; $V_{CINPP} \leq 500$ mV is a suitable starting point. This magnitude is determined by the final application specification. The input current needs to be determined for the lowest operating input voltage, $$I_{\text{CIN}(\text{RMS})} = \\ I_{\text{O}} \times \sqrt{D \times (1 - D) + \frac{1}{12} \times \left(\frac{V_{\text{OUT}}}{L \times f_{\text{sw}} \times I_{\text{OUT}}}\right)^2 \times (1 - D)^2 \times D}}$$ Vishay Siliconix The minimum input capacitance can then be found, $$C_{IN\_min.} = I_{OUT} \times \frac{D - (1 - D)}{V_{CINPKPK} \times f_{sw}}$$ If high ESR capacitors are used, it is good practice to also add low ESR ceramic capacitance. A 4.7 µF ceramic input capacitance is a suitable starting point. Care must be taken to account for voltage derating of the capacitance when choosing an all ceramic input capacitance. # **Error Amplifier Compensation and Ripple Injection Values** The compensation of the error amplifier in the SiC46x as well as the ripple injection components need to change based on the required operating conditions. The component selection is discussed in detail in the earlier sections of the datasheet on pages 6 and 7. To simplify the task of calculating these components, an excel based calculator is provided. Visit <a href="https://www.vishay.com/doc?75760">www.vishay.com/doc?75760</a>)to download the file. Vishay Siliconix ## **ELECTRICAL CHARACTERISTICS** ( $V_{IN} = 48 \text{ V}$ , $V_{OUT} = 5 \text{ V}$ , $f_{sw} = 300 \text{ kHz}$ , SiC461 (10 A), unless otherwise noted) Fig. 11 - SiC461 Efficiency vs. Output Current, $V_{OUT} = 5 \text{ V}$ Fig. 12 - SiC461 Efficiency vs. Output Current, V<sub>OUT</sub> = 12 V Fig. 13 - SiC461 Load Current vs. Case Temperature, $V_{\text{IN}} = 48 \text{ V}, V_{\text{OUT}} = 5 \text{ V}$ Fig. 14 - SiC461 Efficiency vs. Output Current - Light Load, $V_{OUT} = 5 V$ Fig. 15 - SiC461 Efficiency vs. Output Current - Light Load, V<sub>OUT</sub> = 12 V Fig. 16 - SiC461 Load Current vs. Case Temperature, $V_{\text{IN}} = 48 \text{ V}, V_{\text{OUT}} = 12 \text{ V}$ Vishay Siliconix ELECTRICAL CHARACTERISTICS (V<sub>IN</sub> = 48 V, V<sub>OUT</sub> = 5 V, f<sub>sw</sub> = 300 kHz, SiC462 (6 A), unless otherwise noted) Fig. 17 - SiC462 Efficiency vs. Output Current, $V_{OUT} = 5 V$ Fig. 18 - SiC462 Efficiency vs. Output Current, V<sub>OUT</sub> = 12 V Fig. 19 - SiC462 Load Current vs. Case Temperature, $V_{\text{IN}} = 48 \text{ V}, V_{\text{OUT}} = 5 \text{ V}$ Fig. 20 - SiC462 Efficiency vs. Output Current - Light Load, $V_{OUT} = 5 V$ Fig. 21 - SiC462 Efficiency vs. Output Current - Light Load, V<sub>OUT</sub> = 12 V Fig. 22 - SiC462 Load Current vs. Case Temperature, V<sub>IN</sub> = 48 V, V<sub>OUT</sub> = 12 V Vishay Siliconix **ELECTRICAL CHARACTERISTICS** (V<sub>IN</sub> = 48 V, V<sub>OUT</sub> = 5 V, f<sub>sw</sub> = 300 kHz, SiC463 (4 A), unless otherwise noted) Fig. 23 - SiC463 Efficiency vs. Output Current, $V_{OUT} = 5 \text{ V}$ Fig. 24 - SiC463 Efficiency vs. Output Current, V<sub>OUT</sub> = 12 V Fig. 25 - SiC463 Load Current vs. Case Temperature, $V_{\text{IN}} = 48 \text{ V}, V_{\text{OUT}} = 5 \text{ V}$ Fig. 26 - SiC463 Efficiency vs. Output Current - Light Load, $V_{OUT} = 5 V$ Fig. 27 - SiC463 Efficiency vs. Output Current - Light Load, V<sub>OUT</sub> = 12 V Fig. 28 - SiC463 Load Current vs. Case Temperature, $V_{\text{IN}}$ = 48 V, $V_{\text{OUT}}$ = 12 V Vishay Siliconix ELECTRICAL CHARACTERISTICS (V<sub>IN</sub> = 48 V, V<sub>OUT</sub> = 5 V, f<sub>sw</sub> = 300 kHz, SiC464 (2 A), unless otherwise noted) Fig. 29 - SiC464 Efficiency vs. Output Current, $V_{OUT} = 5 V$ Fig. 30 - SiC464 Efficiency vs. Output Current, V<sub>OUT</sub> = 12 V Fig. 31 - SiC464 Load Current vs. Case Temperature, $V_{\text{IN}} = 48 \text{ V}, V_{\text{OUT}} = 5 \text{ V}$ Fig. 32 - SiC464 Efficiency vs. Output Current - Light Load, $V_{OUT} = 5 V$ Fig. 33 - SiC464 Efficiency vs. Output Current - Light Load, V<sub>OUT</sub> = 12 V Fig. 34 - SiC464 Load Current vs. Case Temperature, $V_{\text{IN}}$ = 48 V, $V_{\text{OUT}}$ = 12 V Vishay Siliconix ## **ELECTRICAL CHARACTERISTICS** ( $V_{IN} = 48 \text{ V}$ , $V_{OUT} = 5 \text{ V}$ , $f_{sw} = 300 \text{ kHz}$ , SiC462 (6 A), unless otherwise noted) Fig. 35 - SiC461 Efficiency vs. Switching Frequency Fig. 36 - SiC463 Efficiency vs. Switching Frequency Fig. 37 - R<sub>DS(ON)</sub> vs. Temperature Fig. 38 - SiC462 Efficiency vs. Switching Frequency Fig. 39 - SiC464 Efficiency vs. Switching Frequency Fig. 40 - Voltage Reference vs. Temperature # Vishay Siliconix ## ELECTRICAL CHARACTERISTICS (V<sub>IN</sub> = 48 V, V<sub>OUT</sub> = 5 V, f<sub>sw</sub> = 300 kHz, SiC462 (6 A), unless otherwise noted) Fig. 41 - Line Regulation Fig. 42 - Shutdown Current vs. Input Voltage Fig. 43 - Input Current vs. Input Voltage Fig. 44 - Load Regulation Fig. 45 - Shutdown Current vs. Junction Temperature Fig. 46 - Input Current vs. Junction Temperature # Vishay Siliconix ## ELECTRICAL CHARACTERISTICS (V<sub>IN</sub> = 48 V, V<sub>OUT</sub> = 5 V, f<sub>sw</sub> = 300 kHz, SiC462 (6 A), unless otherwise noted) Fig. 47 - EN Logic Threshold vs. Junction Temperature Fig. 50 - EN Current vs. Junction Temperature Fig. 48 - Load Transient (3 A to 6 A), Time = 100 µs/div Fig. 51 - Line Transient (8 V to 48 V), Time = 10 ms/div Fig. 49 - Start-Up with EN, Time = 1 ms/div Fig. 52 - Start-up with VIN, Time = 5 ms/div Vishay Siliconix **ELECTRICAL CHARACTERISTICS** ( $V_{IN} = 48 \text{ V}$ , $V_{OUT} = 5 \text{ V}$ , $f_{sw} = 300 \text{ kHz}$ , SiC462 (6 A), unless otherwise noted) Fig. 53 - Output Ripple 2 A, Time = 5 µs/div Fig. 55 - Output Ripple 300 mA, Time = $5 \mu s/div$ Fig. 54 - Output Ripple PSM, Time = 10 ms/div Vishay Siliconix #### **PCB LAYOUT RECOMMENDATIONS** #### Step 1: V<sub>IN</sub>/GND Planes and Decoupling Fig. 56 - 1. Layout V<sub>IN</sub> and P<sub>GND</sub> planes as shown above - 2. Ceramic capacitors should be placed between $V_{\text{IN}}$ and $P_{\text{GND}}$ , and very close to the device for best decoupling effect - Different values / packages of ceramic capacitors should be used to cover entire decoupling spectrum e.g. 1210 and 0603 - 4. Smaller capacitance values, placed closer to device's V<sub>IN</sub> pin(s), is better for high frequency noise absorbing #### Step 2: V<sub>CIN</sub> Pin Fig. 57 - 1. $V_{CIN}$ (pin 1) is the input pin for both internal LDO and $t_{ON}$ block. $T_{ON}$ time varies based on input voltage. It is necessary to put a decoupling capacitor close to this pin - The connection can be made through a via and the cap can be placed at bottom layer #### Step 3: V<sub>SWH</sub> Plane Fig. 58 - Connect output inductor to SiC462 with large plane to lower the resistance - 2. If any snubber network is required, place the components on the bottom side as shown above #### Step 4: V<sub>DD</sub>/V<sub>DRV</sub> Input Filter Fig. 59 - C<sub>VDD</sub> cap should be placed between pin 26 and pin 23 (the A<sub>GND</sub> of driver IC) to achieve best noise filtering - 2. $C_{VDRV}$ cap should be placed close to $V_{DRV}$ (pin 16) and $P_{GND}$ (pin 17) to reduce effects of trace impedance and provide maximum instantaneous driver current for low side MOSFET during switching cycle Vishay Siliconix #### **Step 5: BOOT Resistor and Capacitor Placement** Fig. 60 - These components need to be placed very close to SiC462, right between PHASE (pin 5, 6) and BOOT (pin 4) - 2. In order to reduce parasitic inductance, it is recommended to use 0402 chip size for the resistor and the capacitor #### Step 6: Signal Routing Fig. 61 - 1. Separate the small analog signal from high current path. As shown above, the high current paths with high dv/dt, di/dt are placed on the left side of the IC, while the small control signals are placed on the right side of the IC. All the components for small analog signal should be placed closer to IC with minimum trace length - 2. Pin 23 is the IC analog ground, which should have a single connection to power ground. The $A_{GND}$ ground plane connected with pin 23 helps keep $A_{GND}$ quiet and improve noise immunity - 3. Feedback signal can be routed through inner layer. Make sure this signal is far away from $V_{SWH}$ node and shielded by inner ground layer - 4. Ripple injection circuit can be placed next to inductor. Kelvin connection as shown above is recommended Vishay Siliconix # Step 7: Adding Thermal Relief Vias and Duplicate Power Path Plane Fig. 62 - 1. Thermal relief vias can be added on the $V_{\text{IN}}$ and $P_{\text{GND}}$ pads to utilize inner layers for high current and thermal dissipation - 2. To achieve better thermal performance, additional vias can be put on $V_{\text{IN}}$ and $P_{\text{GND}}$ plane. Also, it is necessary to duplicate the $V_{\text{IN}}$ and ground planes at bottom layer to maximize the power dissipation capability from PCB. - 3. $V_{\text{SWH}}$ pad is a noise surce and not recommended to put vias on this pad. - 4. 8 mil drill for pads and 10 mils drill for plane are optional via sizes. The vias on pads may drain solder during assembly and cause assembly issues. Please consult with the assembly house for guidelines #### Step 8: Ground Layer Fig. 63 - It is recommended to make the entire inner layer (next to top layer) ground plane - 2. This ground plane provides shielding between noise source on top layer and signal trace within inner layer. - 3. The ground plane can be broken into two sections as $P_{\mbox{\scriptsize GND}}$ and $A_{\mbox{\scriptsize GND}}$ Vishay Siliconix | PRODUCT SUMMARY | 1 | | | | |-------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | Part number | SiC461 | SiC462 | SiC463 | SiC464 | | Description | to 60 V input, 100 kHz to<br>2 MHz, synchronous<br>buck regulator | 6 A, 4.5 V to 60 V input,<br>100 kHz to 2 MHz,<br>synchronous buck<br>regulator | 4 A, 4.5 V to 60 V input,<br>100 kHz to 2 MHz,<br>synchronous buck<br>regulator | 2 A, 4.5 V to 60 V input,<br>100 kHz to 2 MHz,<br>synchronous buck<br>regulator | | Input voltage min. (V) | 4.5 | 4.5 | 4.5 | 4.5 | | Input voltage max. (V) | 60 | 60 | 60 | 60 | | Output voltage min. (V) | 0.8 | 0.8 | 0.8 | 0.8 | | Output voltage max. (V) | 0.92 x V <sub>IN</sub> | 0.92 x V <sub>IN</sub> | 0.92 x V <sub>IN</sub> | 0.92 x V <sub>IN</sub> | | Continuous current (A) | 10 | 6 | 4 | 2 | | Switch frequency min. (kHz) | 100 | 100 | 100 | 100 | | Switch frequency max. (kHz) | 2000 | 2000 | 2000 | 2000 | | Pre-bias operation (yes / no) | Yes | Yes | Yes | Yes | | Internal bias reg. (yes / no) | Yes | Yes | Yes | Yes | | Compensation | External | External | External | External | | Enable (yes / no) | Yes | Yes | Yes | Yes | | P <sub>GOOD</sub> (yes / no) | Yes | Yes | Yes | Yes | | Over current protection | Yes | Yes | Yes | Yes | | Protection | OVP, OCP, UVP/SCP,<br>OTP, UVLO | OVP, OCP, UVP/SCP,<br>OTP, UVLO | OVP, OCP, UVP/SCP,<br>OTP, UVLO | OVP, OCP, UVP/SCP,<br>OTP, UVLO | | Light load mode | Selectable powersave / ultrasonic | Selectable powersave / ultrasonic | Selectable powersave / ultrasonic | Selectable powersave / ultrasonic | | Peak efficiency (%) | 98 | 98 | 98 | 98 | | Package type | PowerPAK MLP55-27L | PowerPAK MLP55-27L | PowerPAK MLP55-27L | PowerPAK MLP55-27L | | Package size (W, L, H) (mm) | 5 x 5 x 0.75 | 5 x 5 x 0.75 | 5 x 5 x 0.75 | 5 x 5 x 0.75 | | Status code | 1 | 1 | 1 | 1 | | Product type | microBUCK<br>(step down regulator) | microBUCK<br>(step down regulator) | microBUCK<br>(step down regulator) | microBUCK<br>(step down regulator) | | Applications | Computing, consumer, industrial, healthcare, networking | Computing, consumer, industrial, healthcare, networking | Computing, consumer, industrial, healthcare, networking | Computing, consumer, industrial, healthcare, networking | Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package / tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?65124">www.vishay.com/ppg?65124</a>. www.vishay.com Vishay Siliconix # PowerPAK® MLP55-27 Case Outline | DIM. | MILLIMETERS | | | INCHES | | | |------------------|-------------|-----------|------|--------------------|------------|-------| | DIWI. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | A <sup>(8)</sup> | 0.70 | 0.75 | 0.80 | 0.027 | 0.029 | 0.031 | | A1 | 0.00 | - | 0.05 | 0.000 | - | 0.002 | | A2 | | 0.20 ref. | | | 0.008 ref. | | | b <sup>(4)</sup> | 0.20 | 0.25 | 0.30 | 0.078 | 0.098 | 0.110 | | D | | 5.00 BSC | | | 0.196 BSC | | | е | | 0.50 BSC | | | 0.019 BSC | | | e1 | | 0.65 BSC | | | 0.0256 BSC | | | E | | 5.00 BSC | | | 0.196 BSC | | | L | 0.35 | 0.40 | 0.45 | 0.014 | 0.016 | 0.018 | | N (3) | | 28 | | | 28 | | | D2-1 | 3.25 | 3.30 | 3.35 | 0.128 | 0.130 | 0.132 | | D2-2 | 0.95 | 1.00 | 1.05 | 0.037 | 0.039 | 0.041 | | D2-3 | 1.95 | 2.00 | 2.05 | 0.077 | 0.079 | 0.081 | | D2-4 | 1.37 | 1.42 | 1.47 | 0.054 | 0.056 | 0.058 | | E2-1 | 0.95 | 1.00 | 1.05 | 0.037 | 0.039 | 0.041 | | E2-2 | 2.55 | 2.60 | 2.65 | 0.100 | 0.102 | 0.104 | | E2-3 | 2.55 | 2.60 | 2.65 | 0.100 | 0.102 | 0.104 | | E2-4 | 1.58 | 1.63 | 1.68 | 0.062 | 0.064 | 0.066 | | F1 | 0.20 | - | 0.25 | 0.008 | - | 0.010 | | F2 | | min. 0.20 | | | min. 0.008 | | | K | | 0.40 BSC | | | 0.016 BSC | | | K1 | 0.70 BSC | | | 0.70 BSC 0.028 BSC | | | | K2 | 0.70 BSC | | | 0.028 BSC | | | | K3 | | 0.30 BSC | | | 0.012 BSC | | # DWG: 6056 #### Notes - (1) Use millimeters as the primary measurement - (2) Dimensioning and tolerances conform to ASME Y14.5M. 1994 - (3) N is the number of terminals. - (4) Dimension b applies to plated terminal and is measured between 0.20 mm and 0.25 mm from terminal tip - (5) The pin #1 identifier must be existed on the top surface of the package by using indentation mark or other feature of package body - (6) Exact shape and size of this feature is optional - (7) Package warpage max. 0.08 mm - (8) Applied only for terminals Revision: 02-Jan-17 1 Document Number: 69722 ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishav.com/doc?91000 # Recommended Land Pattern PowerPAK® MLP55-27L Component for MLP55-27L Land pattern for MLP55-27L # **Legal Disclaimer Notice** Vishay # **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.