

# AN4858 Application note

# STEVAL-ISA178V1 5 V/1 W 30 kHz buck demo with VIPer01

### Introduction

The STEVAL-ISA78V1 is a 5 V - 0.2 A power supply set in buck topology using the new VIPER01 offline high voltage converter by STMicroelectronics, specifically developed for non-isolated SMPS.

The device features:

- an 800 V avalanche rugged power section
- integrated HV-startup current generator
- on-board soft-start
- PWM operation at 30 kHz with frequency jittering for lower EMI
- trans-conductance error amplifier with 1.2 V ± 2% reference voltage
- self-supply option to avoid auxiliary winding and bias components

Thanks to the advanced light load management and ultra-low consumption of the VIPER01 internal blocks, the input power consumption of the demo under no load condition can be reduced to less than 20 mW at 230  $V_{AC}$ , and thus satisfy the most stringent energy saving regulations in terms of active mode and light load efficiency.

IC protection includes:

- pulse skip mode to avoid flux-runaway during start-up
- delayed overload shutdown for safe fault condition management
- max duty cycle counter
- thermal shutdown
- input overvoltage

All protections involve auto-restart mode.





# Contents

| 1   | Adapter  | r features                            | 5  |
|-----|----------|---------------------------------------|----|
| 2   | Circuit  | description                           | 6  |
| 3   | Schema   | atic diagram and bill of materials    | 7  |
| 4   | Board la | ayout                                 | 9  |
| 5   | Testing  | the board                             | 11 |
|     | 5.1      | Typical waveforms                     | 11 |
|     | 5.2      | Line and load regulation              | 11 |
|     | 5.3      | Efficiency                            | 12 |
|     | 5.4      | Light load performance                | 13 |
| 6   | Functio  | nal check                             | 15 |
|     | 6.1      | Startup                               | 15 |
|     | 6.2      | Overload protection (OLP)             | 16 |
| 7   | Feedba   | ck loop calculation guidelines        | 19 |
|     | 7.1      | Transfer function                     | 19 |
|     | 7.2      | Compensation procedure for a DCM buck | 20 |
| 8   | Therma   | I measurements                        | 22 |
| 9   | EMI me   | asurements                            | 24 |
| 10  | Conclus  | sions                                 | 25 |
| 11  | Revisio  | n history                             |    |
| App | endix A. | -                                     | 27 |



# List of tables

| Table 1: STEVAL-ISA178V1 electrical specifications           | 5  |
|--------------------------------------------------------------|----|
| Table 2: Bill of materials                                   | 8  |
| Table 3: Energy consumption criteria for no load             | 13 |
| Table 4: Demo board input power consumption under no load    | 13 |
| Table 5: CoC5 requirement and performance at 10% output load | 13 |
| Table 6: Light load performance                              | 13 |
| Table 7: Efficiency at P <sub>IN</sub> = 1 W                 | 14 |
| Table 8: Document revision history                           | 26 |
|                                                              |    |



| Figure 1: STEVAL-ISA178V1 demo board                                                                             | 1   |
|------------------------------------------------------------------------------------------------------------------|-----|
| Figure 2: Application schematic diagram                                                                          | 7   |
| Figure 3: Layout (complete)                                                                                      | 9   |
| Figure 4: Layout (top layer)                                                                                     | 9   |
| Figure 5: Layout (bottom layer)                                                                                  | .10 |
| Figure 6: waveforms at 115 V <sub>AC</sub> , full load                                                           | .11 |
| Figure 7: waveforms at 115V <sub>AC</sub> , full load (zoom)                                                     | .11 |
| Figure 8: waveforms at 230V <sub>AC</sub> , full load                                                            | .11 |
| Figure 9: waveforms at 230V <sub>AC</sub> , full load (zoom)                                                     | .11 |
| Figure 10: Line regulation                                                                                       | .12 |
| Figure 11: Load regulation                                                                                       | .12 |
| Figure 12: Active mode efficiency vs V <sub>IN</sub> and comparison with CoC5 and DOE                            | .12 |
| Figure 13: startup at 115 V <sub>AC</sub> , full load                                                            | .15 |
| Figure 14: startup at 115 V <sub>AC</sub> , full load (zoom)                                                     | .15 |
| Figure 15: startup at 230 V <sub>AC</sub> , full load                                                            | .16 |
| Figure 16: startup at 230 V <sub>AC</sub> , full load (zoom)                                                     | .16 |
| Figure 17: Max. peak current at $V_{IN}$ = 115 $V_{AC}$ , startup under full load                                | .16 |
| Figure 18: Max. peak current at V <sub>IN</sub> = 230 V <sub>AC</sub> , startup under full load                  | .16 |
| Figure 19: OVL applied: OLP tripping                                                                             | .17 |
| Figure 20: OVL maintained: OLP steady-state                                                                      | .17 |
| Figure 21: OVL maintained: t <sub>SS</sub> and t <sub>OVL</sub>                                                  | .17 |
| Figure 22: OVL removed and converter restart                                                                     | .17 |
| Figure 23: Output overload at 230 V <sub>AC</sub> : tovL increase                                                | .18 |
| Figure 24: Output overload at 230 V <sub>AC</sub> : pulse skipping                                               | .18 |
| Figure 25: Control loop block diagram                                                                            | .19 |
| Figure 26: Thermal measurements by IR camera at $V_{IN} = 85 V_{AC}$ , full load, T = 26 °C                      | .22 |
| Figure 27: Thermal measurements by IR camera at $V_{IN} = 115 V_{AC}$ , full load, T = 26 °C                     | .22 |
| Figure 28: Thermal measurements by IR camera at $V_{IN} = 230 V_{AC}$ , full load, T = 27 °C                     | .23 |
| Figure 29: Thermal measurements by IR camera at $V_{IN} = 265 V_{AC}$ , full load, $I = 27 ^{\circ}C$            | .23 |
| Figure 30: EMI measurements with average detector at 115 Vac, full load, external biasing, TAMB = 25             | °C  |
|                                                                                                                  | .24 |
| Figure 31: EMI measurements with average detector at 230Vac, full load, external biasing, $I_{AMB} = 25^{\circ}$ | °C  |
|                                                                                                                  | .24 |
| Figure 32: Connections of the UUT to the wattmeter for power measurements                                        | .27 |
| Figure 33: Switch in position 1 - setting for standby measurements                                               | .28 |
| Figure 34: Switch in position 2 - setting for efficiency measurements                                            | .28 |



# 1 Adapter features

### Table 1: STEVAL-ISA178V1 electrical specifications

| Parameter                            | Symbol           | Value                     |
|--------------------------------------|------------------|---------------------------|
| Input voltage range                  | VIN              | 85 to 265 V <sub>AC</sub> |
| Output voltage                       | V <sub>OUT</sub> | 5 V                       |
| Max output current                   | Іоит             | 0.2 A                     |
| Total output power                   | Роит             | 1 W                       |
| Precision of output regulation       | Δvout_lf         | ±5%                       |
| High frequency output voltage ripple | Avout_hf         | 50 mV                     |
| Max ambient operating temperature    | Тамв             | 60 °C                     |
| Switching frequency                  | Fosc             | 30 kHz                    |



## 2 Circuit description

Referring to Section 3: "Schematic diagram and bill of materials", the FB pin is the inverting input of an error amplifier and is an accurate 1.2 V voltage reference with respect to the GND pin, which allows setting the voltage across the capacitor C8 (actually a replica of the output voltage) through the R3 and R4 voltage divider, according to:

#### **Equation 1**

$$V_{OUT} = V_{FB\_REF} \cdot (1 + \frac{R4}{R3})$$

In *Figure 2: "Application schematic diagram"*, resistor R4 is split into R4a and R4b for improved tuning of the output voltage value.

The compensation network is connected between the COMP pin (the output of the error amplifier) and the GND pin.

The bleeder resistor Rbl provides a 1 mA approximate minimum load to avoid overvoltage when the output load is disconnected. It is a tradeoff between overvoltage containment and increase of power consumption under no load.

At power-up, as  $V_{DRAIN}$  exceeds  $V_{HVSTART}$ , the internal HV current generator charges the VCC capacitor, C3, to  $V_{CCon}$ , the Power MOSFET starts switching, the current generator is turned off and the IC is powered by C3.

When V<sub>OUT</sub> reaches its steady-state value, the IC is biased from the output through diode  $D_{AUX}$ . This is referred to as "external biasing" and can be applied because the 5 V output voltage is high enough to keep the C3 voltage above the V<sub>CSon</sub> threshold, whose maximum value V<sub>CSon\_max</sub> is 4.5 V. With this setting, the VCC voltage shape during steady-state operation is constant, following the output voltage, the HV current generator is never activated and very low input power consumption under light or no load conditions is possible (less than 20 mW at 230 V<sub>AC</sub> under no load with an appropriate design), thanks to the low consumption of the internal blocks of the VIPer01.

The VIPer01 can also be operated without diode  $D_{AUX}$  or any other external biasing network. In this case, the VCC voltage is not sustained by the output and whenever it decays to V<sub>CCson</sub> due to internal IC consumption, the HV current generator is automatically turned on and charges V<sub>CC</sub> to V<sub>CCon</sub>, upon which it is switched off. This repeated operation produces a saw tooth V<sub>CC</sub> voltage shape. This setting, referred to as "self-biasing", leads to higher power dissipation and worse stand-by performance with respect to external biasing, but simplifies the overall BOM cost, minimizing the number of external components. Moreover, it allows the designer to generate output voltages below the UVLO (e.g., 3.3V) without complicating the power inductor design.

Only external biasing is considered herein.



# 3 Schematic diagram and bill of materials



Figure 2: Application schematic diagram

DocID029228 Rev 1

57

7/30

|           | Table 2: Bill of materials |                     |                                                   |                                 |  |
|-----------|----------------------------|---------------------|---------------------------------------------------|---------------------------------|--|
| Ref       | Part number                | Manufacturer        | Description                                       | Package                         |  |
| D0,<br>D1 | MRA4007T3G                 | ON<br>SEMICONDUCTOR | 1 A-1000 V power<br>rectifier diode               | SMA                             |  |
| Daux      | BAT41ZFILM                 | STMicroelectronics  | 0.15 A-100 V signal<br>Schottky diode             | SOD-123                         |  |
| D4,<br>D5 | STTH1L06A                  | STMicroelectronics  | ultrafast high voltage<br>diode 600 V 1 A         | SMA                             |  |
| L1        | B82144A2105J               | Epcos               | 1 mH axial inductor                               | Axial                           |  |
| L2        | DR0810-102                 | COILCRAFT           | 1 mH ± 10% radial<br>inductor (Isat=0.4<br>3A)    | Radial                          |  |
| C1,<br>C2 | 400RX302R2M8X11.5          | Rubycon             | 2.2 μF, 400 V electr.<br>cap.                     | Ø8 mm – p3.5<br>mm - h11 mm     |  |
| C3        | GRM21BR61H225KA73L         | Murata              | 2.2 μF, 50 V<br>ceramic multilayer<br>cap.        | 0805                            |  |
| C4        | C0603C104K4RACTU           | Kemet               | 100 nF, 35 V<br>ceramic multilayer<br>cap.        | 0603                            |  |
| C5,<br>C6 |                            |                     | not mounted<br>ceramic multilayer<br>cap.         | 0603                            |  |
| C7        | C1608C0G1H102J080AA        | TDK                 | 1 nF, 50 V ceramic<br>multilayer cap              | 0603                            |  |
| C8        | CGA3E3X7R1H224K080AB       | TDK                 | 220 nF, 50 V<br>ceramic multilayer<br>cap.        | 0603                            |  |
| C9        | 16ZLH100MEFC5X11           | Rubycon             | 100 µF, 16 V Elcap<br>ultre-low ESR ZLH<br>series | Ø5 mm – p.2<br>mm – h12.5<br>mm |  |
| R1        | ROX1SJ22R                  | TE Connectivity     | 22 Ω flameproof<br>resistor                       | Ø3 mm - p9<br>mm                |  |
| R2        | ERJP03F2701V               | Panasonic           | 2.7 kΩ ± 1% - 0.2 W<br>resistor                   | 0603                            |  |
| R3        | ERJP03F2202V               | Panasonic           | 22 kΩ                                             | 0603                            |  |
| R4a       | ERJP03F5602V               | Panasonic           | 56 kΩ                                             | 0603                            |  |
| R4b       | ERJP03F2202V               | Panasonic           | 22 kΩ                                             | 0603                            |  |
| Rbl       | ERJP03F5601V               | Panasonic           | 5.6 kΩ ± 1% - 0.2 W<br>resistor                   | 0603                            |  |
| IC1       | VIPer013XS                 | STMicroelectronics  | high voltage<br>converter                         | SO-16N                          |  |



## 4 Board layout



Figure 4: Layout (top layer)











# 5 Testing the board

### 5.1 Typical waveforms

Voltage and current waveforms under full load in *Figure 6: "waveforms at 115 VAC, full load"* and *Figure 7: "waveforms at 115VAC, full load (zoom)"* (at  $V_{IN}$  =115  $V_{AC}$ ) and in figures *Figure 8: "waveforms at 230VAC, full load"* and *Figure 9: "waveforms at 230VAC, full load"* (zoom)" (at  $V_{IN}$  = 230  $V_{AC}$ ).





### 5.2 Line and load regulation

The output voltage of the board was measured under different line and load conditions, with the results shown in the figures below.



#### Testing the board



### 5.3 Efficiency

The active mode efficiency is defined as the average of the efficiencies measured at 25%, 50%, 75% and 100% maximum load at  $V_{IN}$  = 115  $V_{AC}$  and  $V_{IN}$  = 230  $V_{AC}$  nominal input voltages.

External power (those housed separately from the end-use devices they are powering) need to comply with the Code of Conduct, version 5 "Active mode efficiency" criterion, whereby the active mode efficiency must be above 66.9% for a power throughput of 1 W (CoC5 tier2, January 2016).

The DOE (Department of Energy) recommendation is another standard whose active mode efficiency requirement for the same power throughput is 66.0%.

*Figure 12: "Active mode efficiency vs Vand comparison with CoC5 and DOE"* demonstrates the compliance of the STEVALISA178V1 with the above standards: the DOE and CoC5 limits are indicated by solid lines; average efficiencies at 115  $V_{AC}$  and 230  $V_{AC}$  (70.5% and 67.1% respectively) with dotted lines; markers on the curves represent efficiency at 25%, 50%, 75% and 100% maximum load for both input voltages.



Figure 12: Active mode efficiency vs V<sub>IN</sub> and comparison with CoC5 and DOE



### 5.4 Light load performance

In version 5 of the Code of Conduct, the power consumption of the power supply when it is not loaded is also considered.

| Namonlato output power (Ppo) [W] | Maximum power under no load for AC-DC EPS [W] |        |
|----------------------------------|-----------------------------------------------|--------|
|                                  | Tier 1                                        | Tier 2 |
| 0.3 < Pno ≤ 49                   | 0.15                                          | 0.075  |
| 50 < Pno < 250                   | 0.25                                          | 0.15   |

Table 3: Energy consumption criteria for no load

The STEVAL-ISA178V1 no load performance measured at 115  $V_{AC}$  and 230  $V_{AC}$  nominal input voltages are well above Tier 1 and Tier 2 requirements, as shown in the following table.

| Table 4: Demo | board input power | consumption | under no load |
|---------------|-------------------|-------------|---------------|
|---------------|-------------------|-------------|---------------|

| V [V] | No load                 |                      |  |
|-------|-------------------------|----------------------|--|
|       | <b>V</b> оит <b>[V]</b> | P <sub>IN</sub> [mW] |  |
| 115   | 5.77                    | 13.2                 |  |
| 230   | 5.89                    | 19.3                 |  |

CoC5 also includes requirements on the active mode efficiency when the output load is 10% of the nominal output power. Comparison of the requirement for an external power supply with a power throughput of 1 W and STEVAL-ISA178V1 performance in the following table shows that the demo board is compliant with Tier 1 and Tier 2 requirements.

| VIN                | STEVAL-ISA178V1 | CoC5 requirements for Pout = 1 W |       |
|--------------------|-----------------|----------------------------------|-------|
| [V <sub>AC</sub> ] | performance [%] | Tier 1                           | Tier2 |
| 115                | 68.4            | 54.0                             | 56.0  |
| 230                | 62.3            | 54.0                             | 0.00  |

Depending on the equipment supplied, there are several criteria to measure the performance of a converter. In particular, one requirement for light load performance (EuP lot 6) is that the input power should be less than 500 mW when the converter is loaded with 250 mW.

The following table shows how the STEVAL-ISA178V1 board satisfies this requirement, along with efficiency figures for  $P_{OUT} = 25 \text{ mW}$  and  $P_{OUT} = 50 \text{ mW}$  light load conditions.

| VIN   | efficiency [%]  |                 |                              |  |
|-------|-----------------|-----------------|------------------------------|--|
| [VAC] | at Pout = 25 mW | at Pout = 50 mW | at P <sub>OUT</sub> = 250 mW |  |
| 115   | 54.8            | 61.0            | 72.0                         |  |
| 230   | 45.5            | 51.0            | 67.5                         |  |

Table 6: Light load performance

The following table provides data for another output power (or the efficiency) criterion, when the input power is one watt.



### Testing the board

### AN4858

| VIN [VAC] | efficiency at P <sub>IN</sub> = 1W [%] |
|-----------|----------------------------------------|
| 115       | 68.6                                   |
| 230       | 67.3                                   |



## 6 Functional check

### 6.1 Startup

The startup phase at maximum load and 115  $V_{AC}$  and 230  $V_{AC}$  nominal input voltages are shown in *Figure 13: "startup at 115 V<sub>AC</sub>, full load"* and *Figure 15: "startup at 115 V<sub>AC</sub>, full load"*.

An internal soft-start function progressively increases the cycle-by-cycle current limitation set point from zero to  $I_{DLIM}$  in 8 steps. This limits drain current during the output voltage rise, thus reducing the stress on the secondary diode. The tss soft-start time needed for the current limitation to reach its final value is internally set at 8 ms. This function is activated for any converter start-up attempt or after a fault event. The IC has a "pulse skipping" feature which skips a switching cycle whenever the OCP comparator is triggered within the minimum on-time. The switching frequency is thus halved, down to the minimum allowed value of  $F_{OSC_MIN}$  (15 kHz typ.).

By allowing a longer inductor discharge time, this feature helps prevent current runaway: the possible uncontrolled increase in drain current during the very first cycles of converter startup due to the initial inability of the system to maintain the volt-second balance when there is a large input-to-output voltage differential.

Whenever the OCP comparator is not triggered inside the minimum on-time, a switching cycle is restored, thus doubling the switching frequency up to the nominal frequency Fosc.

Pulse skipping and F<sub>OSC</sub> restoration are evident in *Figure 14:* "startup at 115 V<sub>AC</sub>, full load (zoom)" and *Figure 16:* "startup at 230 V<sub>AC</sub>, full load (zoom)".





#### AN4858



The effect of pulse skipping feature is shown in *Figure 17: "Max. peak current at*  $V_{IN} = 115$   $V_{AC}$ , startup under full load" and *Figure 18: "Max. peak current at*  $V_{IN} = 230 V_{AC}$ , startup under full load", where the maximum value reached by the peak current at startup is quite low for both 115 V<sub>AC</sub> and 230 V<sub>AC</sub>.



### 6.2 Overload protection (OLP)

During an overload or short circuit (OVL), the drain current reaches I<sub>DLIM</sub> (See *Figure 19:* "*Output overload applied: OLP tripping*"). For every cycle that this condition is met, an internal OCP counter is incremented and the protection is tripped if the fault is maintained for time t<sub>OVL</sub> (50 ms typical set internally): the power section is turned off and the converter is disabled for time t<sub>RESTART</sub> (1 s typ.). After this time, the IC resumes switching and, if the fault is still present, the protection occurs indefinitely in the same way (*Figure 20: "Output overload maintained: OLP steady-state"*). This ensures a low rate of converter restart attempts for safe operation and extremely low power throughput while avoiding IC overheating in case of repeated fault events. Moreover, every time the protection is tripped, the internal soft start-up function is invoked at restart (*Figure 21: "Output overload maintained: tSS and tOVL"*).



#### Functional check

The IC resumes normal operation when the short is removed. If the short is removed during t<sub>SS</sub> or t<sub>OVL</sub>, before the protection is tripped, the counter decrements each cycle down to zero and the protection is not tripped. If the short circuit is removed during t<sub>RESTART</sub>, the IC waits for the t<sub>RESTART</sub> period to elapse before resuming switching (*Figure 22: "OLP: short circuit removed and autorestart"*).





During overload at high  $V_{IN}$ , when the ton gets smaller, the  $I_{DLIM}$  may be exceeded within the minimum on time, causing the switching frequency to be reduced by the pulse skipping function, and the time needed for the OCP counter to reach its end of count increased accordingly.

In case of  $F_{OSC} = 30 \text{ kHz}$ ,  $t_{OVL}$  could range between 50 ms (when pulse skipping is never invoked) and 100 ms (when pulse skipping is always invoked, and the actual switching frequency is always half  $F_{OSC}$ ). In *Figure 23: "Output overload at 230VAC: tOVL increase"*,  $t_{OVL}$  is increased to 100 ms. The magnified *Figure 24: "Output overload at 230VAC: pulse skipping"* shows the frequency reduction due to pulse skipping during overload.

When the fault is removed, the device waits for tRESTART to elapse before resuming switching via soft start.



#### Functional check

#### AN4858





## 7 Feedback loop calculation guidelines

### 7.1 Transfer function

In the following figure, G1(f) represents the set PWM modulator plus power stage, while C(f) is the "controller" network which ensures system stability.



The mathematical expression for the power plant G1(f) in DCM is:

**Equation 2** 

$$G1(f) = \frac{\Delta V_{OUT}}{\Delta \partial} = G10 \cdot \frac{1 + \frac{j \cdot f}{fZ}}{1 + \frac{j \cdot f}{fP}}$$

where fz is the zero due to the ESR of the output capacitor:

**Equation 3** 

$$fz = \frac{1}{2 \cdot \pi \cdot Cout \cdot ESR}$$

and fp is the pole due to the output load:

**Equation 4** 

$$fp = \frac{1 + \beta \cdot Rout}{2 \cdot \pi \cdot Cout \cdot (ESR + Rout + ESR \cdot \beta \cdot Rout)}$$

with:

**Equation 5** 

$$\alpha = \frac{V_{IN} + V\gamma}{(V_{OUT} + V\gamma)} \cdot \frac{Ipk}{2}$$

**Equation 6** 

$$\beta = \frac{V_{IN} + V\gamma}{(V_{OUT} + V\gamma)^2} \cdot \frac{Ipk}{2} \cdot \partial$$

19/30



#### **Equation 7**

$$G10 = \frac{\alpha \cdot Rout}{1 + \beta \cdot Rout} = \frac{(V_{OUT} + V\gamma) \cdot (V_{IN} + V\gamma) \cdot \frac{Ipk}{2} \cdot Rout}{(V_{OUT} + V\gamma)^2 + (V_{IN} + V\gamma) \cdot \frac{Ipk}{2} \partial \cdot Rout}$$

In the above formulas, Cout and ESR are the capacitance and the equivalent series resistance of the output capacitor respectively, Vy is the forward drop of the free-wheeling diode, Rout = Vout/lout is the output load, Ipk is the drain peak current at full load and  $\delta$  = Ton•fsw is the duty cycle.

If the compensation network consists of an RC series only as shown in *Figure 2:* "*Application schematic diagram*" (C5 and C6 not mounted), the mathematical expression for the compensator C(f) is:

#### **Equation 8**

$$C(s) = \frac{C_0}{H_{COMP}} \cdot \frac{(1 + \frac{j \cdot f}{f z C})}{j \cdot 2 \cdot \pi \cdot f}$$

where:

**Equation 9** 

$$C0 = \frac{L \cdot fsw}{V_{IN} - V_{OUT}} \cdot \left(\frac{-G_M}{C7}\right) \cdot \frac{R3}{R3 + R4 + R6}$$

and

**Equation 10** 

$$fzc = \frac{1}{2 \cdot \pi \cdot R2 \cdot C7}$$

are chosen in order to ensure the stability of the overall system.

 $G_M$  is the VIPer01 transconductance specified in the datasheet; H<sub>COMP</sub> = (V<sub>COMPH</sub> - V<sub>COMPL</sub>)/(I<sub>DLIM</sub> - I<sub>DLIM\_PFM</sub>) is the slope of the V<sub>COMP</sub> vs I<sub>DRAIN</sub> characteristic.

### 7.2 Compensation procedure for a DCM buck

The first step is to choose the pole and zero of the compensator and the crossing frequency.

In this case C(f) has only a zero (fzc) and a pole at the origin, thus a possible setting is:

fzc = x•fp

 $fcross = fcross\_sel \le fsw/10$ 

where "x" can be chosen arbitrarily

After setting fcross, G1(fcross\_sel) can be calculated from *Equation* 2 and, since by definition it is  $|C(fcross_sel)^*G1(fcross_sel)| = 1$ , C<sub>0</sub> can be calculated as follows:

### **Equation 11**

$$C_{0} = \frac{|j \cdot 2 \cdot \pi \cdot fcross\_sel|}{|1 + \frac{j \cdot fcross\_sel}{fzc}|} \cdot \frac{H_{COMP}}{|G1(fcross\_sel)|}$$

At this point the Bode diagram for  $G1(f)^*C(f)$  can be plotted to check the phase margin for stability.

DocID029228 Rev 1



20/30

If the margin is not high enough, choose new fzc and fcross\_sel values and repeat the procedure.

When the stability is ensured, the next step is to find the values of the schematic components, which can be calculated as follows.

From *Equation9*:

**Equation 12** 

$$C7 = \frac{L \cdot fsw}{V_{IN} - V_{OUT}} \cdot \left(\frac{|-G_M|}{C_0}\right) \cdot \frac{R3}{R3 + R4 + R6}$$

and from *Equation10*:

**Equation 13** 

$$R2 = \frac{1}{2 \cdot \pi \cdot fzc \cdot C7}$$

The quantities found in equations *Equation12* and *Equation13* are suggested values. Using commercial values we will call C7\_act and R2\_act, results in fzc\_act:

**Equation 14** 

$$fzc\_act = \frac{1}{2 \cdot \pi \cdot R2\_act \cdot C7\_act}$$

Also the value of  $C_0$  will be recalculated from (9):

**Equation 15** 

$$C_{0\_}act = \frac{L \cdot fsw}{V_{IN} - V_{OUT}} \cdot \left(\frac{-G_M}{C7\_act}\right) \cdot \frac{R3}{R3 + R4 + R6}$$

And the compensator becomes:

#### **Equation 16**

$$C_act(\mathbf{f}) = \frac{C_0\_act}{H_{COMP}} \cdot \frac{(1 + \frac{f}{fzc\_act})}{j \cdot 2 \cdot \pi \cdot \mathbf{f}}$$

At this point the Bode diagram for  $G1(f)^*C_act(f)$  should be plotted to determine whether the phase margin for stability is maintained.



## 8 Thermal measurements

Thermal analysis of the board was performed using an IR camera at  $85V_{AC}$ ,  $115V_{AC}$ ,  $230V_{AC}$  and  $265V_{AC}$  mains input, full load condition and external biasing. The results are shown in the following figures, where "A" indicates the highest temperature point (VIPer01) and "B" is the ambient temperature.



Figure 26: Thermal measurements by IR camera at V<sub>IN</sub> = 85 V<sub>AC</sub>, full load, T = 26 °C

Figure 27: Thermal measurements by IR camera at V<sub>IN</sub> = 115 V<sub>AC</sub>, full load, T = 26 °C







Figure 29: Thermal measurements by IR camera at V<sub>IN</sub> = 265 V<sub>AC</sub>, full load, T = 27 °C





## 9 EMI measurements

A pre-compliance test for European normative EN55022 (Class B) was performed using an EMC analyzer with average detector and a line impedance stabilization network (LISN).





Figure 31: EMI measurements with average detector at 230Vac, full load, external biasing,  $T_{AMB} = 25^{\circ}C$ 





# 10 Conclusions

The VIPER01 simplifies the design of non-isolated converters and reduces the amount of external components required.

We have described and characterized a buck converter, with particular focus on light load performance. The resulting empirical data compared favorably with the most diffuse requirements for external AC/DC adapters, as measured active mode efficiency and light load efficiencies always exceeded minimum requirements.



# 11 Revision history

| Date        | Version | Changes          |
|-------------|---------|------------------|
| 11-May-2016 | 1       | Initial release. |



# Appendix A

### Test equipment and measurement of efficiency and light load performance

The converter input power is measured using a wattmeter. The wattmeter simultaneously measures the converter input current (using its internal ammeter) and voltage (using its internal voltmeter). The digital wattmeter samples the current and voltage and converts them in digital formats, which are then multiplied to give the instantaneous measured power. The sampling frequency is in the range of 20 kHz or higher and the average measured power over a short interval (1 s typ.) is displayed.

The following figure shows the wattmeter connection to the UUT (unit under test) and AC source, as well as the wattmeter internal block diagram.





An electronic load is connected to the output of the power converter (UUT), allowing the converter load current to be set and measured, while the output voltage is measured by a voltmeter. The output power is the product between load current and output voltage.

The ratio between the above output power calculation and the input power measured by the wattmeter is the converter's efficiency, measured under different input/output conditions.

#### Considerations when measuring input power

With reference to *Figure 32: "Connections of the UUT to the wattmeter for power measurements"*, the UUT input current causes a voltage drop across the ammeter internal shunt resistance (the ammeter is not ideal as it has an internal resistance higher than zero) and across the cables connecting the wattmeter to the UUT.

If the switch in *Figure 32: "Connections of the UUT to the wattmeter for power measurements"* is in position 1 (see the simplified schematic below) this voltage drop causes an input measured voltage higher than the input voltage at the UUT input, which of



course distorts the measured power. The voltage drop is generally negligible if the UUT input current is low (e.g., the input power of UUT under low load condition).



Figure 33: Switch in position 1 - setting for standby measurements

For high UUT input currents (e.g., heavy load conditions), the voltage drop compared to the UUT real input voltage can become significant. In this case, the switch in *Figure 32:* "*Connections of the UUT to the wattmeter for power measurements*" should be set to position 2 (see the simplified schematic below), where the UUT input voltage is measured directly at the UUT input terminal and the input current does not affect the measured input voltage.



Figure 34: Switch in position 2 - setting for efficiency measurements

On the other hand, the arrangement in *Figure 34:* "*Switch in position 2 - setting for efficiency measurements*" may introduce a relevant error during light load measurements, when the UUT input current is low and the leakage current inside the voltmeter itself (not having infinite input resistance) is not negligible. This is why it is better to use the *Figure* 

![](_page_27_Picture_9.jpeg)

*33:* "Switch in position 1 - setting for standby measurements" arrangement for light load measurements and *Figure 34:* "Switch in position 2 - setting for efficiency measurements" for heavy loads.

If you are not certain which arrangement distorts the result less, try both and record the lower input power value.

As noted in IEC 62301, instantaneous measurements are appropriate when power readings are stable. The UUT shall be operated at 100% of nameplate output current output for at least 30 minutes (warm up period) immediately prior to conducting efficiency measurements.

After this warm-up period, the AC input power shall be monitored for a period of 5 minutes to assess the stability of the UUT. If the power level does not drift by more than 5% from the maximum value observed, the UUT can be considered stable and the measurements can be recorded at the end of the 5 minute period. If AC input power is not stable over a 5 minute period, the average power or accumulated energy shall be measured over time for both AC input and DC output.

Some wattmeter models allow integrating the measured input power over a time range and measuring the energy absorbed by the UUT during the integration time. Dividing by the integration time itself gives the average input power.

![](_page_28_Picture_6.jpeg)

### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

![](_page_29_Picture_11.jpeg)