# Display Elektronik GmbH

# DATA SHEET

**OLED-MODULE** 

**DEP 20402-Y** 

**Product Specification** 

**Ver.: 0** 

# **Revision History**

| VERSION | DATE       | REVISED PAGE NO. | Note          |
|---------|------------|------------------|---------------|
| 0       | 29.07.2014 |                  | First release |

### **Contents**

- 1. General Specification
- 2. Module Classification Information
- 3. Interface Pin Function
- 4. Counter Drawing & Block Diagram
- 5. Absolute Maximum Ratings
- 6. Electrical Characteristics
- 7. Optical Characteristics
- 8. OLED Lifetime
- 9. Reliability
- 10. Inspection specification
- 11. Precautions in use of OLED Modules

### 1. General Specification

The Features is described as follow:

■ Module Dimension: 84.50 x 27.5 x 2.05 mm

■ View Area: 72.42 x 22.82mm

Active Area: 70.42 x 20.82 mm

Number of Characters: 20 characters x 4 Lines

Dot Size: 0.57 x 0.57 mmDot Pitch: 0.60 x 0.60 mm

Character Size: 2.97 x 4.77 mmCharacter Pitch: 3.55 x 5.35 mm

■ Duty: 1/32

■ Emitting Color: OLED , Yellow

■ IC: SSD1311

### 2. Interface Pin Function

| Pin No. | Symbol | Pin Type | Description                                                                                                                                                                                                                                                                                              |
|---------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | NC     | _        | No connection                                                                                                                                                                                                                                                                                            |
| 2       | VSL    | Р        | This is segment voltage (output low level) reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, connect with resistor and diode to ground (details depend on application).                                                                             |
| 3       | VSS    | Р        | Ground pin. It must be connected to external ground.                                                                                                                                                                                                                                                     |
| 4       | REGVDD | I        | Internal VDD regulator selection pin in 5V I/O application mode. When this pin is pulled HIGH, internal VDD regulator is enabled (5V I/O application). When this pin is pulled LOW, internal VDD regulator is disabled (Low voltage I/O application).                                                    |
| 5       | SHLC   | I        | This pin is used to determine the Common output scanning direction.  COM scan direction  SHLC COM scan direction                                                                                                                                                                                         |
|         |        |          | 1 COM scan direction  1 COM0 to COM31 (Normal)                                                                                                                                                                                                                                                           |
|         |        |          | 0 COM31 to COM31 (Normal)                                                                                                                                                                                                                                                                                |
|         |        |          | Note                                                                                                                                                                                                                                                                                                     |
|         |        |          | (1) 0 is connected to VSS                                                                                                                                                                                                                                                                                |
|         |        |          | (2) 1 is connected to VDDIO                                                                                                                                                                                                                                                                              |
| 6       | SHLS   |          | This pin is used to change the mapping between the display                                                                                                                                                                                                                                               |
|         |        |          | data column address and the Segment driver.                                                                                                                                                                                                                                                              |
|         |        |          | SEG scan direction                                                                                                                                                                                                                                                                                       |
|         |        |          | SHLS SEG direction                                                                                                                                                                                                                                                                                       |
|         |        |          | 1 SEG0 to SEG99 (Normal)                                                                                                                                                                                                                                                                                 |
|         |        |          | 0 SEG99 to SEG0 (Reverse)                                                                                                                                                                                                                                                                                |
|         |        |          | Note                                                                                                                                                                                                                                                                                                     |
|         |        |          | (1) 0 is connected to VSS<br>(2) 1 is connected to VDDIO                                                                                                                                                                                                                                                 |
| 7       | VDD    | Р        | Power supply for core logic operation.                                                                                                                                                                                                                                                                   |
|         |        |          | VDD can be supplied externally or regulated internally. In LV IO application (internal VDD is disabled), this is a power input pin. In 5V IO application (internal VDD is enabled), VDD is regulated internally from VDDIO. A capacitor should be connected between VDD and VSS under all circumstances. |
| 8       | VDDIO  | Р        | Low voltage power supply and power supply for interface logic level in both Low Voltage I/O and 5V I/O application. It should match with the MCU interface voltage level and must be connected to external source.                                                                                       |

| - | EP   | · ~ | n 1         | $\alpha$ | 17  |
|---|------|-----|-------------|----------|-----|
|   | IH P |     | 1/1         |          | . V |
|   |      | ~   | <i>14</i> 1 | 14-      | • • |

### Production Specification

| DLI 20 |             |     | Trouwenon Specificano                                                        |
|--------|-------------|-----|------------------------------------------------------------------------------|
| 9      | BS0         | I   | MCU bus interface selection pins. Select appropriate logic                   |
| 10     | BS1         |     | setting as described in the following table. BS2, BS1 and                    |
| 44     |             |     | BS0 are pin select.                                                          |
| 11     | BS2         |     | Bus Interface selection                                                      |
|        |             |     | BS[2:0] Interface                                                            |
|        |             |     | 000 Serial Interface<br>001 Invalid                                          |
|        |             |     | 010 I <sup>2</sup> C                                                         |
|        |             |     | 011 Invalid                                                                  |
|        |             |     | 100 8-bit 6800 parallel                                                      |
|        |             |     | 101 4-bit 6800 parallel                                                      |
|        |             |     | 110 8-bit 8080 parallel                                                      |
|        |             |     | 111 4-bit 8080 parallel                                                      |
|        |             |     | Note                                                                         |
|        |             |     | (1) 0 is connected to VSS                                                    |
|        |             |     | (2) 1 is connected to VDDIO                                                  |
| 12     | GPIO        | I/O | It is a GPIO pin. Details refer to OLED command DCh.                         |
| 13     | CS#         |     | This pin is the chip select input connecting to the MCU.                     |
|        |             |     | The chip is enabled for MCU communication only when CS#                      |
|        |             |     | is pulled LOW (active LOW).                                                  |
|        |             |     | In I2C mode, this pin must be connected to VSS.                              |
| 14     | RES#        | I   | This pin is reset signal input.                                              |
|        |             |     | When the pin is pulled LOW, initialization of the chip is                    |
|        |             |     | executed.                                                                    |
|        |             |     | Keep this pin pull HIGH during normal operation.                             |
| 15     | D/C#        | 1   | This pin is Data/Command control pin connecting to the                       |
|        |             |     | MCU.                                                                         |
|        |             |     | When the pin is pulled HIGH, the data at D[7:0] will be interpreted as data. |
|        |             |     | When the pin is pulled LOW, the data at D[7:0] will be                       |
|        |             |     | transferred to a command register.                                           |
|        |             |     | In I2C mode, this pin acts as SA0 for slave address                          |
|        |             |     | selection.                                                                   |
|        |             |     | When serial interface is selected, this pin must be connected                |
|        |             |     | to VSS.                                                                      |
| 16     | R/W#(WR#)   | 1   | This pin is read / write control input pin connecting to the                 |
| 10     | K/VV#(VVK#) | ı   | MCU interface.                                                               |
|        |             |     | When 6800 interface mode is selected, this pin will be used                  |
|        |             |     | as Read/Write (R/W#) selection input. Read mode will be                      |
|        |             |     | carried out when this pin is pulled HIGH and write mode                      |
|        |             |     | when LOW.                                                                    |
|        |             |     |                                                                              |
|        |             |     | When 8080 interface mode is selected, this pin will be the                   |
|        |             |     | Write (WR#) input. Data write operation is initiated when this               |
|        |             |     | pin is pulled LOW and the chip is selected.                                  |
|        |             |     | When serial or I2C interface is selected, this pin must be                   |
|        |             |     | connected to VSS.                                                            |

| DED | 20   |       | <b>T</b> 7 |
|-----|------|-------|------------|
| DEP | 2014 | (I)Z- | Y          |

## Production Specification

| DEP 20 | 102 1  |     | Production Specification                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17     | E(RD#) | I   | This pin is MCU interface input. When 6800 interface mode is selected, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled HIGH and the chip is selected. When 8080 interface mode is selected, this pin receives the Read (RD#) signal. Read operation is initiated when this pin is pulled LOW and the chip is selected. When serial or I2C interface is selected, this pin must be connected to VSS. |
| 18     | D0     | I/O | These pins are bi-directional data bus connecting to the MCU data bus.                                                                                                                                                                                                                                                                                                                                                                                        |
| 19     | D1     |     | Unused pins are recommended to tie LOW.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 20     | D2     |     | When serial interface mode is selected, D0 will be the serial clock input: SCLK; D1 will be the serial data input: SID and                                                                                                                                                                                                                                                                                                                                    |
| 21     | D3     |     | D2 will be the serial data output: SOD.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 22     | D4     |     | When I2C mode is selected, D2, D1 should be tied together and serve as SDAout, SDAin in application and D0 is the                                                                                                                                                                                                                                                                                                                                             |
| 23     | D5     |     | serial clock input, SCL.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 24     | D6     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 25     | D7     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 26     | IREF   | I   | This pin is the segment output current reference pin. IREF is supplied externally. A resistor should be connected between this pin and VSS to maintain current of around 15uA.                                                                                                                                                                                                                                                                                |
| 27     | ROM0   | I   | These pins are used to select Character ROM; select                                                                                                                                                                                                                                                                                                                                                                                                           |
| 28     | ROM1   |     | appropriate logic setting as described in the following table.  ROM1 and ROM0 are pin select as shown in below table:  Character ROM selection  ROM1 ROM0 ROM 0 0 A 0 1 B 1 0 C 1 1 S/W selectable (3)  Note (1) 0 is connected to VSS (2) 1 is connected to VDDIO                                                                                                                                                                                            |
| 29     | OPR0   |     | This pin is used to select the character number of character                                                                                                                                                                                                                                                                                                                                                                                                  |
| 30     | OPR1   |     | Character RAM selection   OPR1                                                                                                                                                                                                                                                                                                                                                                                                                                |

DEP 20402-Y Production Specification

| 31 | VCOMH |   | COM signal deselected voltage level.                                                                                                             |
|----|-------|---|--------------------------------------------------------------------------------------------------------------------------------------------------|
|    |       |   | A capacitor should be connected between this pin and VSS.                                                                                        |
|    |       |   | No external power supply is allowed to connect to this pin.                                                                                      |
| 32 | VCC   |   | Power supply for panel driving voltage. This is also the most positive power voltage supply pin. It is supplied by external high voltage source. |
| 33 | NC    | _ | No connection                                                                                                                                    |

# 3. Counter Drawing & Block Diagram



# 4. Absolute Maximum Ratings

| Item                     | Symbol                           | Min  | Max | Unit | Notes |
|--------------------------|----------------------------------|------|-----|------|-------|
| Input Voltage            | Vı                               | -0.3 | VDD | V    |       |
| Supply Voltage For Logic | V <sub>DD</sub> -V <sub>SS</sub> | -0.3 | 6.0 | V    |       |
| Operating Temperature    | T <sub>OP</sub>                  | -40  | +80 | °C   |       |
| Storage Temperature      | T <sub>ST</sub>                  | -40  | +80 | °C   |       |

Note 1: All the above voltages are on the basis of "VSS = 0V".

Note 2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to Section 6 "Electrical Characteristics". If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate

## 5. Electrical Characteristics

| Item                     | Symbol  | Condition  | Min     | Тур | Max     | Unit |
|--------------------------|---------|------------|---------|-----|---------|------|
| Supply Voltage For Logic | VDD-VSS | _          | 4.8     | 5.0 | 5.3     | V    |
| Operating Voltage        | V16     | _          | 9       | 10  | 11      | V    |
| Input High Volt.         | VIH     | _          | 0.8 VDD | _   | _       | V    |
| Input Low Volt.          | VIL     | _          | _       | —   | 0.2VDD  | V    |
| Output High Volt.        | VOH     | IOH=-0.5mA | 0.9 VDD | _   | _       | V    |
| Output Low Volt.         | VOL     | IOL=0.5mA  | _       | _   | 0.1 VDD | V    |
| Supply Current           | IDD     | VDD=5V     | 17      | 19  | 21      | mA   |

# **6. Optical Characteristics**

| Item                   | Symbol | Condition      | Min    | Тур  | Max  | Unit |
|------------------------|--------|----------------|--------|------|------|------|
| View Angle             | (V)θ   | _              | 160    | _    | _    | deg  |
| View Arigie            | (Η)φ   | _              | 160    | _    | _    | deg  |
| Contrast Ratio         | CR     | Dark           | 2000:1 | _    | _    |      |
| Response Time          | T rise | _              | _      | 10   | _    | μs   |
| Tresponde Time         | T fall | _              | _      | 10   | _    | μs   |
| Display with 50% check | Board  | With polarizer | 120    | 130  | _    | _    |
| Brightness             |        |                |        |      |      |      |
| CIEx(Yellow)           |        | x,y(CIE1931)   | 0.45   | 0.47 | 0.49 | _    |
| CIEy(Yellow)           |        | x,y(CIE1931)   | 0.48   | 0.50 | 0.52 |      |



### 7. OLED Lifetime

| ITEM                   | Conditions                                                       | Min           | Тур            | Remark |
|------------------------|------------------------------------------------------------------|---------------|----------------|--------|
| Operating<br>Life Time | Ta=25°C<br>/ Initial 50% check Board<br>Typical Brightness Value | 80,000<br>Hrs | 100,000<br>Hrs | Note   |

#### Note:

- 1. Life time is defined the amount of time when the luminance has decayed to <50% of the initial value.
- 2. This analysis method uses life data obtained under accelerated conditions to extrapolate an estimated probability density function (*pdf*) for the product under normal use conditions.
- 3. Screen saving mode will extend OLED lifetime.

# 8. Reliability

**Content of Reliability Test** 

| Environmental Test                          |                                                                                                                        |                                                            |                        |  |  |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------|--|--|
| Test Item                                   | Content of Test                                                                                                        | Test Condition                                             | Applicable<br>Standard |  |  |
| High<br>Temperature<br>storage              | Endurance test applying the high storage temperature for a long time.                                                  | 80°C<br>240hrs                                             |                        |  |  |
| Low<br>Temperature<br>storage               | Endurance test applying the low storage temperature for a long time.                                                   | -40°C<br>240hrs                                            |                        |  |  |
| High<br>Temperature<br>Operation            | Endurance test applying the electric stress (Voltage & Current) and the thermal stress to the element for a long time. | 80°C<br>240hrs                                             |                        |  |  |
| Low<br>Temperature<br>Operation             | Endurance test applying the electric stress under low temperature for a long time.                                     | -40°C<br>240hrs                                            |                        |  |  |
| High<br>Temperature/<br>Humidity<br>Storage | Endurance test applying the high temperature and high humidity storage for a long time.                                | 60°C,90%RH<br>240hrs                                       |                        |  |  |
| Temperature<br>Cycle                        | Endurance test applying the low and high temperature cycle.  -40°C 25°C 80°C  30min 5min 30min 1 cycle                 | -40°C/80°C<br>100 cycles                                   |                        |  |  |
| Mechanical Te                               | st                                                                                                                     |                                                            |                        |  |  |
| Vibration test                              | Endurance test applying the vibration during transportation and using.                                                 | 10~22Hz→1.5mmp-p<br>22~500Hz→1.5G<br>Total 0.5hr           |                        |  |  |
| Shock test                                  | Constructional and mechanical endurance test applying the shock during transportation.                                 | 50G Half sin<br>wave 11 ms<br>3 times of each<br>direction |                        |  |  |
| Atmospheric pressure test                   | Endurance test applying the atmospheric pressure during transportation by air.                                         | 115mbar<br>40hrs                                           |                        |  |  |
| Others                                      |                                                                                                                        |                                                            |                        |  |  |
| Static<br>electricity test                  | Endurance test applying the electric stress to the terminal.                                                           | VS=800V,RS=1.5kΩ<br>CS=100pF<br>1 time                     |                        |  |  |

<sup>\*\*\*</sup> Supply voltage for OLED system =Operating voltage at 25°C

#### Test and measurement conditions

- 1. All measurements shall not be started until the specimens attain to temperature stability. After the completion of the described reliability test, the samples were left at room temperature for 2 hrs prior to conducting the failure test at 23±5°C; 55±15% RH.
- 2. All-pixels-on is used as operation test pattern.
- 3. The degradation of Polarizer are ignored for High Temperature storage, High Temperature/ Humidity Storage, Temperature Cycle

#### **Evaluation criteria**

- 1. The function test is OK.
- 2. No observable defects.
- 3. Luminance: > 50% of initial value.
- 4. Current consumption: within ± 50% of initial value.

#### **APPENDIX:**

#### **RESIDUE IMAGE**

Because the pixels are lighted in different time, the luminance of active pixels may reduce or differ from inactive pixels. Therefore, the residue image will occur. To avoid the residue image, every pixel needs to be lighted up uniformly.

# 9.Inspection specification

| NO | Item                                                        | Criterion                                                                                                                                                                                                                                                                                           |                              |                                                                                                                                           |                                                                                        | AQL |
|----|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|
| 01 | Electrical<br>Testing                                       | 1.1 Missing vertical, horizontal segment, segment contrast defect. 1.2 Missing character, dot or icon. 1.3 Display malfunction. 1.4 No function or no display. 1.5 Current consumption exceeds product specifications. 1.6 OLED viewing angle defect. 1.7 Mixed product types. 1.8 Contrast defect. |                              |                                                                                                                                           | 0.65                                                                                   |     |
| 02 | Black or<br>white<br>spots on<br>OLED<br>(display<br>only)  | <ul> <li>2.1 White and black spots on display ≤0.25mm, no more than three white or black spots present.</li> <li>2.2 Densely spaced: No more than two spots or lines within 3mm.</li> </ul>                                                                                                         |                              | 2.5                                                                                                                                       |                                                                                        |     |
| 03 | OLED black spots, white spots, contamina tion (non-display) | 3.1 Round type : As following drawing<br>Φ=(x+y)/2  X Y Y                                                                                                                                                                                                                                           |                              | SIZE $\Phi \le 0.10$ $0.10 < \\ \Phi \le 0.20$ $0.20 < \\ \Phi \le 0.25$ $0.25 < \Phi$                                                    | Acceptable Q<br>TY<br>Accept no<br>dense<br>2                                          | 2.5 |
| 04 | Polarizer<br>bubbles                                        | 3.2 Line type : (As follow Length L≦3.0 L≦2.5 If bubbles are visible, judge using black spot specifications, not easy to find, must check in specify direction.                                                                                                                                     | W W 0.0<br>0.0<br>0.0<br>0.0 | rawing) idth $\leq 0.02$ $02 < W \leq 0.03$ $03 < W \leq 0.05$ $05 < W$ ze $\Phi$ $\leq 0.20$ $20 < \Phi \leq 0.50$ $50 < \Phi \leq 1.00$ | Acceptable Q TY Accept no dense  2 As round type  Acceptable Q TY Accept no dense  3 2 | 2.5 |
|    |                                                             | specify direction.                                                                                                                                                                                                                                                                                  |                              | 00<Φ<br>otal Q TY                                                                                                                         | 3                                                                                      |     |

| NO Item               |      | Criterion                                                                      |                                                                               |                                    | AQL |
|-----------------------|------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------|-----|
| 05 Scrato             | ches | Follow NO.3 OLED black spots, white spots, contamination                       |                                                                               |                                    |     |
|                       |      |                                                                                | y: Chip width z: 0<br>t: Glass thickness a<br>gth:                            |                                    |     |
|                       |      | 6.1 General glass chip : 6.1.1 Chip on panel surface and crack between panels: |                                                                               |                                    |     |
|                       |      |                                                                                |                                                                               | Figure 1                           |     |
|                       |      | z: Chip thickness                                                              | y: Chip width                                                                 | x: Chip length                     |     |
| 06 Chipp              | ed   | Z≦1/2t                                                                         | Not over viewing area                                                         | x≤1/8a                             | 2.5 |
| glass                 |      | 1/2t <z≦2t< td=""><td>Not exceed 1/3k</td><td>x≦1/8a</td><td></td></z≦2t<>     | Not exceed 1/3k                                                               | x≦1/8a                             |     |
| ⊙I<br>6.1<br>Z:<br>Z: |      | 6.1.2 Corner crack: $z$ : Chip thickness $z \le 1/2t$ $1/2t < z \le 2t$        | y: Chip width Not over viewing area Not exceed 1/3k ore chips, x is the total | x: Chip length<br>x≤1/8a<br>x≤1/8a |     |

| Symbols :                                                                          |                                                                  |
|------------------------------------------------------------------------------------|------------------------------------------------------------------|
| x: Chip length y: Chip width z                                                     | : Chip thickness<br>a: OLED side length                          |
| Z Chia width w Chia langth                                                         | w. Chin thickness                                                |
| y: Chip width x: Chip length y≤0.5mm x≤1/8a                                        | z: Chip thickness<br>0 < z ≦ t                                   |
| 6.2.2 Non-conductive portion:                                                      | 0                                                                |
| 06 Glass crack y                                                                   | 2.5                                                              |
| y: Chip width x: Chip length                                                       | · · · · · · · · · · · · · · · · · · ·                            |
|                                                                                    | $\begin{array}{c c} \text{thickness} \\ 0 < z \le t \end{array}$ |
| $y \le L \qquad x \le 1/8a$ $\odot \text{ If the chipped area touches the ITO te}$ |                                                                  |
| must remain and be inspected accordi                                               |                                                                  |
| specifications.                                                                    |                                                                  |
|                                                                                    | e customer, the alignment                                        |
| 6.2.3 Substrate protuberance and interna                                           | al crack.                                                        |
| y: width                                                                           | x: length                                                        |
| y≤1/3L                                                                             | x ≦ a                                                            |
| y y                                                                                |                                                                  |
|                                                                                    |                                                                  |
| 3.89                                                                               |                                                                  |

| NO | Item               | Criterion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | AQL                                       |
|----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| 07 | Cracked glass      | The OLED with extensive crack is not acceptable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                           |
| 08 | Backlight elements | <ul> <li>8.1 Illumination source flickers when lit.</li> <li>8.2 Spots or scratched that appear when lit must be judged. Using OLED spot, lines and contamination standards.</li> <li>8.3 Backlight doesn't light or color wrong.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0.65<br>2.5<br>0.65                       |
| 09 | Bezel              | <ul><li>9.1 Bezel may not have rust, be deformed or have fingerprints, stains or other contamination.</li><li>9.2 Bezel must comply with job specifications.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.5<br>0.65                               |
| 10 | PCB、COB            | <ul> <li>10.1 COB seal may not have pinholes larger than 0.2mm or contamination.</li> <li>10.2 COB seal surface may not have pinholes through to the IC.</li> <li>10.3 The height of the COB should not exceed the height indicated in the assembly diagram.</li> <li>10.4 There may not be more than 2mm of sealant outside the seal area on the PCB. And there should be no more than three places.</li> <li>10.5 No oxidation or contamination PCB terminals.</li> <li>10.6 Parts on PCB must be the same as on the production characteristic chart. There should be no wrong parts, missing parts or excess parts.</li> <li>10.7 The jumper on the PCB should conform to the product characteristic chart.</li> <li>10.8 If solder gets on bezel tab pads, OLED pad, zebra pad or screw hold pad, make sure it is smoothed down.</li> </ul> | 2.5<br>2.5<br>0.65<br>2.5<br>0.65<br>0.65 |
| 11 | Soldering          | <ul> <li>11.1 No un-melted solder paste may be present on the PCB.</li> <li>11.2 No cold solder joints, missing solder connections, oxidation or icicle.</li> <li>11.3 No residue or solder balls on PCB.</li> <li>11.4 No short circuits in components on PCB.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.5<br>2.5<br>2.5<br>0.65                 |

| NO | Item                  | Criterion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | AQL                                                             |
|----|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| 12 | General<br>appearance | <ul> <li>12.1 No oxidation, contamination, curves or, bends on interface Pin (OLB) of TCP.</li> <li>12.2 No cracks on interface pin (OLB) of TCP.</li> <li>12.3 No contamination, solder residue or solder balls on product.</li> <li>12.4 The IC on the TCP may not be damaged, circuits.</li> <li>12.5 The uppermost edge of the protective strip on the interface pin must be present or look as if it cause the interface pin to sever.</li> <li>12.6 The residual rosin or tin oil of soldering (component or chip component) is not burned into brown or black color.</li> <li>12.7 Sealant on top of the ITO circuit has not hardened.</li> <li>12.8 Pin type must match type in specification sheet.</li> <li>12.9 OLED pin loose or missing pins.</li> <li>12.10 Product packaging must the same as specified on packaging specification sheet.</li> <li>12.11 Product dimension and structure must conform to product specification sheet.</li> </ul> | 2.5<br>0.65<br>2.5<br>2.5<br>2.5<br>2.5<br>0.65<br>0.65<br>0.65 |

| Check Item                                         | Classification | Criteria                     |  |
|----------------------------------------------------|----------------|------------------------------|--|
| No Display                                         | Major          |                              |  |
| Missing Line                                       | Major          |                              |  |
| Pixel Short                                        | Major          |                              |  |
| Darker Short                                       | Major          |                              |  |
| Wrong Display                                      | Major          |                              |  |
| Un-uniform<br>B/A x 100% < 70%<br>A/C x 100% < 70% | Major          | A Hound D Data Fixed C Wisel |  |

### 10. Precautions in use of OLED Modules

- (1) Avoid applying excessive shocks to module or making any alterations or modifications to it.
- (2) Don't make extra holes on the printed circuit board, modify its shape or change the components of OLED display module.
- (3) Don't disassemble the OLED display module.
- (4) Don't operate it above the absolute maximum rating.
- (5) Don't drop, bend or twist OLED display module.
- (6) Soldering: only to the I/O terminals.
- (7) Storage: please storage in anti-static electricity container and clean environment.
- (8) It's pretty common to use "Screen Saver" to extend the lifetime and Don't use fix information for long time in real application.
- (9) Don't use fixed information in OLED panel for long time, that will extend "screen burn" effect time..
- (10) DISPLAY has the right to change the passive components, including R2and R3 adjust resistors. (Resistors, capacitors and other passive components will have different appearance and color caused by the different supplier.)
- (11) DISPLAY have the right to change the PCB Rev. (In order to satisfy the supplying stability, management optimization and the best product performance...etc, under the premise of not affecting the electrical characteristics and external dimensions, DISPLAY have the right to modify the version.)

#### 10.1 Handling Precautions

- (1) Since the display panel is being made of glass, do not apply mechanical impacts such us dropping from a high position.
- (2) If the display panel is broken by some accident and the internal organic substance leaks out, be careful not to inhale nor lick the organic substance.
- (3) If pressure is applied to the display surface or its neighborhood of the OLED display module, the cell structure may be damaged and be careful not to apply pressure to these sections
- (4) The polarizer covering the surface of the OLED display module is soft and easily scratched. Please be careful when handling the OLED display module.
- (5) When the surface of the polarizer of the OLED display module has soil, clean the surface. It takes advantage of by using following adhesion tape.
- \* Scotch Mending Tape No. 810 or an equivalent

Never try to breathe upon the soiled surface nor wipe the surface using cloth containing solvent Also, pay attention that the following liquid and solvent may spoil the polarizer:

- \* Water
- \* Ketone
- \* Aromatic Solvents
- (6) Hold OLED display module very carefully when placing OLED display module into the System housing. Do not apply excessive stress or pressure to OLED display module. And, do not over bend the film with electrode pattern layouts. These stresses will influence the display performance. Also, secure sufficient rigidity for the outer cases.



- (7) Do not apply stress to the LSI chips and the surrounding molded sections.
- (8) Do not disassemble nor modify the OLED display module.
- (9) Do not apply input signals while the logic power is off.
- (10) Pay sufficient attention to the working environments when handing OLED display modules to prevent occurrence of element breakage accidents by static electricity.
- \* Be sure to make human body grounding when handling OLED display modules.
- \* Be sure to ground tools to use or assembly such as soldering irons.
- \* To suppress generation of static electricity, avoid carrying out assembly work under dry environments.
- \* Protective film is being applied to the surface of the display panel of the OLED display module. Be careful since static electricity may be generated when exfoliating the protective film.
- (11) Protection film is being applied to the surface of the display panel and removes the protection film before assembling it. At this time, if the OLED display module has been stored surface of the display panel after removed of the film. In such case, remove the residue material by the method introduced in the above Section 5.
- (12) If electric current is applied when the OLED display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful to avoid the above.

#### 11.2 Storage Precautions

- (1) When storing OLED display modules, put them in static electricity preventive bags avoiding exposure to direct sun light nor to lights of fluorescent lamps. And, also, avoiding high temperature and high humidity environment or low temperature (less than 0°C) environments. (We recommend you to store these modules in the packaged state when they were shipped from DISPLAY. At that time, be careful not to let water drops adhere to the packages or bags nor let dewing occur with them.
- (2) If electric current is applied when water drops are adhering to the surface of the OLED display module, when the OLED display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful about the above.

#### 11.3 Designing Precautions

- (1) The absolute maximum ratings are the ratings which cannot be exceeded for OLED display module, and if these values are exceeded, panel damage may be happen.
- (2) To prevent occurrence of malfunctioning by noise, pay attention to satisfy the VIL and VIH specifications and, at the same time, to make the signal line cable as short as possible.
- (3) We recommend you to install excess current preventive unit (fuses, etc.) to the power circuit (VDD). (Recommend value: 0.5A)
- (4) Pay sufficient attention to avoid occurrence of mutual noise interference with the neighboring devices.
- (5) As for EMI, take necessary measures on the equipment side basically.
- (6) When fastening the OLED display module, fasten the external plastic housing section.
- (7) If power supply to the OLED display module is forcibly shut down by such errors as taking out the main battery while the OLED display panel is in operation, we cannot guarantee the quality of this OLED display module. Connection (contact) to any other potential than the above may lead to rupture of the IC.